MIPS: ath79: add PCI controller registration code for the QCA955X SoCs
[cascardo/linux.git] / arch / mips / include / asm / mach-ath79 / ar71xx_regs.h
1 /*
2  *  Atheros AR71XX/AR724X/AR913X SoC register definitions
3  *
4  *  Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
5  *  Copyright (C) 2008-2010 Gabor Juhos <juhosg@openwrt.org>
6  *  Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
7  *
8  *  Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
9  *
10  *  This program is free software; you can redistribute it and/or modify it
11  *  under the terms of the GNU General Public License version 2 as published
12  *  by the Free Software Foundation.
13  */
14
15 #ifndef __ASM_MACH_AR71XX_REGS_H
16 #define __ASM_MACH_AR71XX_REGS_H
17
18 #include <linux/types.h>
19 #include <linux/init.h>
20 #include <linux/io.h>
21 #include <linux/bitops.h>
22
23 #define AR71XX_APB_BASE         0x18000000
24 #define AR71XX_EHCI_BASE        0x1b000000
25 #define AR71XX_EHCI_SIZE        0x1000
26 #define AR71XX_OHCI_BASE        0x1c000000
27 #define AR71XX_OHCI_SIZE        0x1000
28 #define AR71XX_SPI_BASE         0x1f000000
29 #define AR71XX_SPI_SIZE         0x01000000
30
31 #define AR71XX_DDR_CTRL_BASE    (AR71XX_APB_BASE + 0x00000000)
32 #define AR71XX_DDR_CTRL_SIZE    0x100
33 #define AR71XX_UART_BASE        (AR71XX_APB_BASE + 0x00020000)
34 #define AR71XX_UART_SIZE        0x100
35 #define AR71XX_USB_CTRL_BASE    (AR71XX_APB_BASE + 0x00030000)
36 #define AR71XX_USB_CTRL_SIZE    0x100
37 #define AR71XX_GPIO_BASE        (AR71XX_APB_BASE + 0x00040000)
38 #define AR71XX_GPIO_SIZE        0x100
39 #define AR71XX_PLL_BASE         (AR71XX_APB_BASE + 0x00050000)
40 #define AR71XX_PLL_SIZE         0x100
41 #define AR71XX_RESET_BASE       (AR71XX_APB_BASE + 0x00060000)
42 #define AR71XX_RESET_SIZE       0x100
43
44 #define AR71XX_PCI_MEM_BASE     0x10000000
45 #define AR71XX_PCI_MEM_SIZE     0x07000000
46
47 #define AR71XX_PCI_WIN0_OFFS    0x10000000
48 #define AR71XX_PCI_WIN1_OFFS    0x11000000
49 #define AR71XX_PCI_WIN2_OFFS    0x12000000
50 #define AR71XX_PCI_WIN3_OFFS    0x13000000
51 #define AR71XX_PCI_WIN4_OFFS    0x14000000
52 #define AR71XX_PCI_WIN5_OFFS    0x15000000
53 #define AR71XX_PCI_WIN6_OFFS    0x16000000
54 #define AR71XX_PCI_WIN7_OFFS    0x07000000
55
56 #define AR71XX_PCI_CFG_BASE     \
57         (AR71XX_PCI_MEM_BASE + AR71XX_PCI_WIN7_OFFS + 0x10000)
58 #define AR71XX_PCI_CFG_SIZE     0x100
59
60 #define AR7240_USB_CTRL_BASE    (AR71XX_APB_BASE + 0x00030000)
61 #define AR7240_USB_CTRL_SIZE    0x100
62 #define AR7240_OHCI_BASE        0x1b000000
63 #define AR7240_OHCI_SIZE        0x1000
64
65 #define AR724X_PCI_MEM_BASE     0x10000000
66 #define AR724X_PCI_MEM_SIZE     0x04000000
67
68 #define AR724X_PCI_CFG_BASE     0x14000000
69 #define AR724X_PCI_CFG_SIZE     0x1000
70 #define AR724X_PCI_CRP_BASE     (AR71XX_APB_BASE + 0x000c0000)
71 #define AR724X_PCI_CRP_SIZE     0x1000
72 #define AR724X_PCI_CTRL_BASE    (AR71XX_APB_BASE + 0x000f0000)
73 #define AR724X_PCI_CTRL_SIZE    0x100
74
75 #define AR724X_EHCI_BASE        0x1b000000
76 #define AR724X_EHCI_SIZE        0x1000
77
78 #define AR913X_EHCI_BASE        0x1b000000
79 #define AR913X_EHCI_SIZE        0x1000
80 #define AR913X_WMAC_BASE        (AR71XX_APB_BASE + 0x000C0000)
81 #define AR913X_WMAC_SIZE        0x30000
82
83 #define AR933X_UART_BASE        (AR71XX_APB_BASE + 0x00020000)
84 #define AR933X_UART_SIZE        0x14
85 #define AR933X_WMAC_BASE        (AR71XX_APB_BASE + 0x00100000)
86 #define AR933X_WMAC_SIZE        0x20000
87 #define AR933X_EHCI_BASE        0x1b000000
88 #define AR933X_EHCI_SIZE        0x1000
89
90 #define AR934X_WMAC_BASE        (AR71XX_APB_BASE + 0x00100000)
91 #define AR934X_WMAC_SIZE        0x20000
92 #define AR934X_EHCI_BASE        0x1b000000
93 #define AR934X_EHCI_SIZE        0x200
94 #define AR934X_SRIF_BASE        (AR71XX_APB_BASE + 0x00116000)
95 #define AR934X_SRIF_SIZE        0x1000
96
97 #define QCA955X_PCI_MEM_BASE0   0x10000000
98 #define QCA955X_PCI_MEM_BASE1   0x12000000
99 #define QCA955X_PCI_MEM_SIZE    0x02000000
100 #define QCA955X_PCI_CFG_BASE0   0x14000000
101 #define QCA955X_PCI_CFG_BASE1   0x16000000
102 #define QCA955X_PCI_CFG_SIZE    0x1000
103 #define QCA955X_PCI_CRP_BASE0   (AR71XX_APB_BASE + 0x000c0000)
104 #define QCA955X_PCI_CRP_BASE1   (AR71XX_APB_BASE + 0x00250000)
105 #define QCA955X_PCI_CRP_SIZE    0x1000
106 #define QCA955X_PCI_CTRL_BASE0  (AR71XX_APB_BASE + 0x000f0000)
107 #define QCA955X_PCI_CTRL_BASE1  (AR71XX_APB_BASE + 0x00280000)
108 #define QCA955X_PCI_CTRL_SIZE   0x100
109
110 #define QCA955X_WMAC_BASE       (AR71XX_APB_BASE + 0x00100000)
111 #define QCA955X_WMAC_SIZE       0x20000
112
113 /*
114  * DDR_CTRL block
115  */
116 #define AR71XX_DDR_REG_PCI_WIN0         0x7c
117 #define AR71XX_DDR_REG_PCI_WIN1         0x80
118 #define AR71XX_DDR_REG_PCI_WIN2         0x84
119 #define AR71XX_DDR_REG_PCI_WIN3         0x88
120 #define AR71XX_DDR_REG_PCI_WIN4         0x8c
121 #define AR71XX_DDR_REG_PCI_WIN5         0x90
122 #define AR71XX_DDR_REG_PCI_WIN6         0x94
123 #define AR71XX_DDR_REG_PCI_WIN7         0x98
124 #define AR71XX_DDR_REG_FLUSH_GE0        0x9c
125 #define AR71XX_DDR_REG_FLUSH_GE1        0xa0
126 #define AR71XX_DDR_REG_FLUSH_USB        0xa4
127 #define AR71XX_DDR_REG_FLUSH_PCI        0xa8
128
129 #define AR724X_DDR_REG_FLUSH_GE0        0x7c
130 #define AR724X_DDR_REG_FLUSH_GE1        0x80
131 #define AR724X_DDR_REG_FLUSH_USB        0x84
132 #define AR724X_DDR_REG_FLUSH_PCIE       0x88
133
134 #define AR913X_DDR_REG_FLUSH_GE0        0x7c
135 #define AR913X_DDR_REG_FLUSH_GE1        0x80
136 #define AR913X_DDR_REG_FLUSH_USB        0x84
137 #define AR913X_DDR_REG_FLUSH_WMAC       0x88
138
139 #define AR933X_DDR_REG_FLUSH_GE0        0x7c
140 #define AR933X_DDR_REG_FLUSH_GE1        0x80
141 #define AR933X_DDR_REG_FLUSH_USB        0x84
142 #define AR933X_DDR_REG_FLUSH_WMAC       0x88
143
144 #define AR934X_DDR_REG_FLUSH_GE0        0x9c
145 #define AR934X_DDR_REG_FLUSH_GE1        0xa0
146 #define AR934X_DDR_REG_FLUSH_USB        0xa4
147 #define AR934X_DDR_REG_FLUSH_PCIE       0xa8
148 #define AR934X_DDR_REG_FLUSH_WMAC       0xac
149
150 /*
151  * PLL block
152  */
153 #define AR71XX_PLL_REG_CPU_CONFIG       0x00
154 #define AR71XX_PLL_REG_SEC_CONFIG       0x04
155 #define AR71XX_PLL_REG_ETH0_INT_CLOCK   0x10
156 #define AR71XX_PLL_REG_ETH1_INT_CLOCK   0x14
157
158 #define AR71XX_PLL_DIV_SHIFT            3
159 #define AR71XX_PLL_DIV_MASK             0x1f
160 #define AR71XX_CPU_DIV_SHIFT            16
161 #define AR71XX_CPU_DIV_MASK             0x3
162 #define AR71XX_DDR_DIV_SHIFT            18
163 #define AR71XX_DDR_DIV_MASK             0x3
164 #define AR71XX_AHB_DIV_SHIFT            20
165 #define AR71XX_AHB_DIV_MASK             0x7
166
167 #define AR724X_PLL_REG_CPU_CONFIG       0x00
168 #define AR724X_PLL_REG_PCIE_CONFIG      0x18
169
170 #define AR724X_PLL_DIV_SHIFT            0
171 #define AR724X_PLL_DIV_MASK             0x3ff
172 #define AR724X_PLL_REF_DIV_SHIFT        10
173 #define AR724X_PLL_REF_DIV_MASK         0xf
174 #define AR724X_AHB_DIV_SHIFT            19
175 #define AR724X_AHB_DIV_MASK             0x1
176 #define AR724X_DDR_DIV_SHIFT            22
177 #define AR724X_DDR_DIV_MASK             0x3
178
179 #define AR913X_PLL_REG_CPU_CONFIG       0x00
180 #define AR913X_PLL_REG_ETH_CONFIG       0x04
181 #define AR913X_PLL_REG_ETH0_INT_CLOCK   0x14
182 #define AR913X_PLL_REG_ETH1_INT_CLOCK   0x18
183
184 #define AR913X_PLL_DIV_SHIFT            0
185 #define AR913X_PLL_DIV_MASK             0x3ff
186 #define AR913X_DDR_DIV_SHIFT            22
187 #define AR913X_DDR_DIV_MASK             0x3
188 #define AR913X_AHB_DIV_SHIFT            19
189 #define AR913X_AHB_DIV_MASK             0x1
190
191 #define AR933X_PLL_CPU_CONFIG_REG       0x00
192 #define AR933X_PLL_CLOCK_CTRL_REG       0x08
193
194 #define AR933X_PLL_CPU_CONFIG_NINT_SHIFT        10
195 #define AR933X_PLL_CPU_CONFIG_NINT_MASK         0x3f
196 #define AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT      16
197 #define AR933X_PLL_CPU_CONFIG_REFDIV_MASK       0x1f
198 #define AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT      23
199 #define AR933X_PLL_CPU_CONFIG_OUTDIV_MASK       0x7
200
201 #define AR933X_PLL_CLOCK_CTRL_BYPASS            BIT(2)
202 #define AR933X_PLL_CLOCK_CTRL_CPU_DIV_SHIFT     5
203 #define AR933X_PLL_CLOCK_CTRL_CPU_DIV_MASK      0x3
204 #define AR933X_PLL_CLOCK_CTRL_DDR_DIV_SHIFT     10
205 #define AR933X_PLL_CLOCK_CTRL_DDR_DIV_MASK      0x3
206 #define AR933X_PLL_CLOCK_CTRL_AHB_DIV_SHIFT     15
207 #define AR933X_PLL_CLOCK_CTRL_AHB_DIV_MASK      0x7
208
209 #define AR934X_PLL_CPU_CONFIG_REG               0x00
210 #define AR934X_PLL_DDR_CONFIG_REG               0x04
211 #define AR934X_PLL_CPU_DDR_CLK_CTRL_REG         0x08
212
213 #define AR934X_PLL_CPU_CONFIG_NFRAC_SHIFT       0
214 #define AR934X_PLL_CPU_CONFIG_NFRAC_MASK        0x3f
215 #define AR934X_PLL_CPU_CONFIG_NINT_SHIFT        6
216 #define AR934X_PLL_CPU_CONFIG_NINT_MASK         0x3f
217 #define AR934X_PLL_CPU_CONFIG_REFDIV_SHIFT      12
218 #define AR934X_PLL_CPU_CONFIG_REFDIV_MASK       0x1f
219 #define AR934X_PLL_CPU_CONFIG_OUTDIV_SHIFT      19
220 #define AR934X_PLL_CPU_CONFIG_OUTDIV_MASK       0x3
221
222 #define AR934X_PLL_DDR_CONFIG_NFRAC_SHIFT       0
223 #define AR934X_PLL_DDR_CONFIG_NFRAC_MASK        0x3ff
224 #define AR934X_PLL_DDR_CONFIG_NINT_SHIFT        10
225 #define AR934X_PLL_DDR_CONFIG_NINT_MASK         0x3f
226 #define AR934X_PLL_DDR_CONFIG_REFDIV_SHIFT      16
227 #define AR934X_PLL_DDR_CONFIG_REFDIV_MASK       0x1f
228 #define AR934X_PLL_DDR_CONFIG_OUTDIV_SHIFT      23
229 #define AR934X_PLL_DDR_CONFIG_OUTDIV_MASK       0x7
230
231 #define AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_PLL_BYPASS      BIT(2)
232 #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_PLL_BYPASS      BIT(3)
233 #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_PLL_BYPASS      BIT(4)
234 #define AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_SHIFT  5
235 #define AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK   0x1f
236 #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_SHIFT  10
237 #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK   0x1f
238 #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_SHIFT  15
239 #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK   0x1f
240 #define AR934X_PLL_CPU_DDR_CLK_CTRL_CPUCLK_FROM_CPUPLL  BIT(20)
241 #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDRCLK_FROM_DDRPLL  BIT(21)
242 #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL  BIT(24)
243
244 #define QCA955X_PLL_CPU_CONFIG_REG              0x00
245 #define QCA955X_PLL_DDR_CONFIG_REG              0x04
246 #define QCA955X_PLL_CLK_CTRL_REG                0x08
247
248 #define QCA955X_PLL_CPU_CONFIG_NFRAC_SHIFT      0
249 #define QCA955X_PLL_CPU_CONFIG_NFRAC_MASK       0x3f
250 #define QCA955X_PLL_CPU_CONFIG_NINT_SHIFT       6
251 #define QCA955X_PLL_CPU_CONFIG_NINT_MASK        0x3f
252 #define QCA955X_PLL_CPU_CONFIG_REFDIV_SHIFT     12
253 #define QCA955X_PLL_CPU_CONFIG_REFDIV_MASK      0x1f
254 #define QCA955X_PLL_CPU_CONFIG_OUTDIV_SHIFT     19
255 #define QCA955X_PLL_CPU_CONFIG_OUTDIV_MASK      0x3
256
257 #define QCA955X_PLL_DDR_CONFIG_NFRAC_SHIFT      0
258 #define QCA955X_PLL_DDR_CONFIG_NFRAC_MASK       0x3ff
259 #define QCA955X_PLL_DDR_CONFIG_NINT_SHIFT       10
260 #define QCA955X_PLL_DDR_CONFIG_NINT_MASK        0x3f
261 #define QCA955X_PLL_DDR_CONFIG_REFDIV_SHIFT     16
262 #define QCA955X_PLL_DDR_CONFIG_REFDIV_MASK      0x1f
263 #define QCA955X_PLL_DDR_CONFIG_OUTDIV_SHIFT     23
264 #define QCA955X_PLL_DDR_CONFIG_OUTDIV_MASK      0x7
265
266 #define QCA955X_PLL_CLK_CTRL_CPU_PLL_BYPASS             BIT(2)
267 #define QCA955X_PLL_CLK_CTRL_DDR_PLL_BYPASS             BIT(3)
268 #define QCA955X_PLL_CLK_CTRL_AHB_PLL_BYPASS             BIT(4)
269 #define QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT         5
270 #define QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_MASK          0x1f
271 #define QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT         10
272 #define QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_MASK          0x1f
273 #define QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT         15
274 #define QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_MASK          0x1f
275 #define QCA955X_PLL_CLK_CTRL_CPUCLK_FROM_CPUPLL         BIT(20)
276 #define QCA955X_PLL_CLK_CTRL_DDRCLK_FROM_DDRPLL         BIT(21)
277 #define QCA955X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL         BIT(24)
278
279 /*
280  * USB_CONFIG block
281  */
282 #define AR71XX_USB_CTRL_REG_FLADJ       0x00
283 #define AR71XX_USB_CTRL_REG_CONFIG      0x04
284
285 /*
286  * RESET block
287  */
288 #define AR71XX_RESET_REG_TIMER                  0x00
289 #define AR71XX_RESET_REG_TIMER_RELOAD           0x04
290 #define AR71XX_RESET_REG_WDOG_CTRL              0x08
291 #define AR71XX_RESET_REG_WDOG                   0x0c
292 #define AR71XX_RESET_REG_MISC_INT_STATUS        0x10
293 #define AR71XX_RESET_REG_MISC_INT_ENABLE        0x14
294 #define AR71XX_RESET_REG_PCI_INT_STATUS         0x18
295 #define AR71XX_RESET_REG_PCI_INT_ENABLE         0x1c
296 #define AR71XX_RESET_REG_GLOBAL_INT_STATUS      0x20
297 #define AR71XX_RESET_REG_RESET_MODULE           0x24
298 #define AR71XX_RESET_REG_PERFC_CTRL             0x2c
299 #define AR71XX_RESET_REG_PERFC0                 0x30
300 #define AR71XX_RESET_REG_PERFC1                 0x34
301 #define AR71XX_RESET_REG_REV_ID                 0x90
302
303 #define AR913X_RESET_REG_GLOBAL_INT_STATUS      0x18
304 #define AR913X_RESET_REG_RESET_MODULE           0x1c
305 #define AR913X_RESET_REG_PERF_CTRL              0x20
306 #define AR913X_RESET_REG_PERFC0                 0x24
307 #define AR913X_RESET_REG_PERFC1                 0x28
308
309 #define AR724X_RESET_REG_RESET_MODULE           0x1c
310
311 #define AR933X_RESET_REG_RESET_MODULE           0x1c
312 #define AR933X_RESET_REG_BOOTSTRAP              0xac
313
314 #define AR934X_RESET_REG_RESET_MODULE           0x1c
315 #define AR934X_RESET_REG_BOOTSTRAP              0xb0
316 #define AR934X_RESET_REG_PCIE_WMAC_INT_STATUS   0xac
317
318 #define QCA955X_RESET_REG_RESET_MODULE          0x1c
319 #define QCA955X_RESET_REG_BOOTSTRAP             0xb0
320 #define QCA955X_RESET_REG_EXT_INT_STATUS        0xac
321
322 #define MISC_INT_ETHSW                  BIT(12)
323 #define MISC_INT_TIMER4                 BIT(10)
324 #define MISC_INT_TIMER3                 BIT(9)
325 #define MISC_INT_TIMER2                 BIT(8)
326 #define MISC_INT_DMA                    BIT(7)
327 #define MISC_INT_OHCI                   BIT(6)
328 #define MISC_INT_PERFC                  BIT(5)
329 #define MISC_INT_WDOG                   BIT(4)
330 #define MISC_INT_UART                   BIT(3)
331 #define MISC_INT_GPIO                   BIT(2)
332 #define MISC_INT_ERROR                  BIT(1)
333 #define MISC_INT_TIMER                  BIT(0)
334
335 #define AR71XX_RESET_EXTERNAL           BIT(28)
336 #define AR71XX_RESET_FULL_CHIP          BIT(24)
337 #define AR71XX_RESET_CPU_NMI            BIT(21)
338 #define AR71XX_RESET_CPU_COLD           BIT(20)
339 #define AR71XX_RESET_DMA                BIT(19)
340 #define AR71XX_RESET_SLIC               BIT(18)
341 #define AR71XX_RESET_STEREO             BIT(17)
342 #define AR71XX_RESET_DDR                BIT(16)
343 #define AR71XX_RESET_GE1_MAC            BIT(13)
344 #define AR71XX_RESET_GE1_PHY            BIT(12)
345 #define AR71XX_RESET_USBSUS_OVERRIDE    BIT(10)
346 #define AR71XX_RESET_GE0_MAC            BIT(9)
347 #define AR71XX_RESET_GE0_PHY            BIT(8)
348 #define AR71XX_RESET_USB_OHCI_DLL       BIT(6)
349 #define AR71XX_RESET_USB_HOST           BIT(5)
350 #define AR71XX_RESET_USB_PHY            BIT(4)
351 #define AR71XX_RESET_PCI_BUS            BIT(1)
352 #define AR71XX_RESET_PCI_CORE           BIT(0)
353
354 #define AR7240_RESET_USB_HOST           BIT(5)
355 #define AR7240_RESET_OHCI_DLL           BIT(3)
356
357 #define AR724X_RESET_GE1_MDIO           BIT(23)
358 #define AR724X_RESET_GE0_MDIO           BIT(22)
359 #define AR724X_RESET_PCIE_PHY_SERIAL    BIT(10)
360 #define AR724X_RESET_PCIE_PHY           BIT(7)
361 #define AR724X_RESET_PCIE               BIT(6)
362 #define AR724X_RESET_USB_HOST           BIT(5)
363 #define AR724X_RESET_USB_PHY            BIT(4)
364 #define AR724X_RESET_USBSUS_OVERRIDE    BIT(3)
365
366 #define AR913X_RESET_AMBA2WMAC          BIT(22)
367 #define AR913X_RESET_USBSUS_OVERRIDE    BIT(10)
368 #define AR913X_RESET_USB_HOST           BIT(5)
369 #define AR913X_RESET_USB_PHY            BIT(4)
370
371 #define AR933X_RESET_WMAC               BIT(11)
372 #define AR933X_RESET_USB_HOST           BIT(5)
373 #define AR933X_RESET_USB_PHY            BIT(4)
374 #define AR933X_RESET_USBSUS_OVERRIDE    BIT(3)
375
376 #define AR934X_RESET_USB_PHY_ANALOG     BIT(11)
377 #define AR934X_RESET_USB_HOST           BIT(5)
378 #define AR934X_RESET_USB_PHY            BIT(4)
379 #define AR934X_RESET_USBSUS_OVERRIDE    BIT(3)
380
381 #define AR933X_BOOTSTRAP_REF_CLK_40     BIT(0)
382
383 #define AR934X_BOOTSTRAP_SW_OPTION8     BIT(23)
384 #define AR934X_BOOTSTRAP_SW_OPTION7     BIT(22)
385 #define AR934X_BOOTSTRAP_SW_OPTION6     BIT(21)
386 #define AR934X_BOOTSTRAP_SW_OPTION5     BIT(20)
387 #define AR934X_BOOTSTRAP_SW_OPTION4     BIT(19)
388 #define AR934X_BOOTSTRAP_SW_OPTION3     BIT(18)
389 #define AR934X_BOOTSTRAP_SW_OPTION2     BIT(17)
390 #define AR934X_BOOTSTRAP_SW_OPTION1     BIT(16)
391 #define AR934X_BOOTSTRAP_USB_MODE_DEVICE BIT(7)
392 #define AR934X_BOOTSTRAP_PCIE_RC        BIT(6)
393 #define AR934X_BOOTSTRAP_EJTAG_MODE     BIT(5)
394 #define AR934X_BOOTSTRAP_REF_CLK_40     BIT(4)
395 #define AR934X_BOOTSTRAP_BOOT_FROM_SPI  BIT(2)
396 #define AR934X_BOOTSTRAP_SDRAM_DISABLED BIT(1)
397 #define AR934X_BOOTSTRAP_DDR1           BIT(0)
398
399 #define QCA955X_BOOTSTRAP_REF_CLK_40    BIT(4)
400
401 #define AR934X_PCIE_WMAC_INT_WMAC_MISC          BIT(0)
402 #define AR934X_PCIE_WMAC_INT_WMAC_TX            BIT(1)
403 #define AR934X_PCIE_WMAC_INT_WMAC_RXLP          BIT(2)
404 #define AR934X_PCIE_WMAC_INT_WMAC_RXHP          BIT(3)
405 #define AR934X_PCIE_WMAC_INT_PCIE_RC            BIT(4)
406 #define AR934X_PCIE_WMAC_INT_PCIE_RC0           BIT(5)
407 #define AR934X_PCIE_WMAC_INT_PCIE_RC1           BIT(6)
408 #define AR934X_PCIE_WMAC_INT_PCIE_RC2           BIT(7)
409 #define AR934X_PCIE_WMAC_INT_PCIE_RC3           BIT(8)
410 #define AR934X_PCIE_WMAC_INT_WMAC_ALL \
411         (AR934X_PCIE_WMAC_INT_WMAC_MISC | AR934X_PCIE_WMAC_INT_WMAC_TX | \
412          AR934X_PCIE_WMAC_INT_WMAC_RXLP | AR934X_PCIE_WMAC_INT_WMAC_RXHP)
413
414 #define AR934X_PCIE_WMAC_INT_PCIE_ALL \
415         (AR934X_PCIE_WMAC_INT_PCIE_RC | AR934X_PCIE_WMAC_INT_PCIE_RC0 | \
416          AR934X_PCIE_WMAC_INT_PCIE_RC1 | AR934X_PCIE_WMAC_INT_PCIE_RC2 | \
417          AR934X_PCIE_WMAC_INT_PCIE_RC3)
418
419 #define QCA955X_EXT_INT_WMAC_MISC               BIT(0)
420 #define QCA955X_EXT_INT_WMAC_TX                 BIT(1)
421 #define QCA955X_EXT_INT_WMAC_RXLP               BIT(2)
422 #define QCA955X_EXT_INT_WMAC_RXHP               BIT(3)
423 #define QCA955X_EXT_INT_PCIE_RC1                BIT(4)
424 #define QCA955X_EXT_INT_PCIE_RC1_INT0           BIT(5)
425 #define QCA955X_EXT_INT_PCIE_RC1_INT1           BIT(6)
426 #define QCA955X_EXT_INT_PCIE_RC1_INT2           BIT(7)
427 #define QCA955X_EXT_INT_PCIE_RC1_INT3           BIT(8)
428 #define QCA955X_EXT_INT_PCIE_RC2                BIT(12)
429 #define QCA955X_EXT_INT_PCIE_RC2_INT0           BIT(13)
430 #define QCA955X_EXT_INT_PCIE_RC2_INT1           BIT(14)
431 #define QCA955X_EXT_INT_PCIE_RC2_INT2           BIT(15)
432 #define QCA955X_EXT_INT_PCIE_RC2_INT3           BIT(16)
433 #define QCA955X_EXT_INT_USB1                    BIT(24)
434 #define QCA955X_EXT_INT_USB2                    BIT(28)
435
436 #define QCA955X_EXT_INT_WMAC_ALL \
437         (QCA955X_EXT_INT_WMAC_MISC | QCA955X_EXT_INT_WMAC_TX | \
438          QCA955X_EXT_INT_WMAC_RXLP | QCA955X_EXT_INT_WMAC_RXHP)
439
440 #define QCA955X_EXT_INT_PCIE_RC1_ALL \
441         (QCA955X_EXT_INT_PCIE_RC1 | QCA955X_EXT_INT_PCIE_RC1_INT0 | \
442          QCA955X_EXT_INT_PCIE_RC1_INT1 | QCA955X_EXT_INT_PCIE_RC1_INT2 | \
443          QCA955X_EXT_INT_PCIE_RC1_INT3)
444
445 #define QCA955X_EXT_INT_PCIE_RC2_ALL \
446         (QCA955X_EXT_INT_PCIE_RC2 | QCA955X_EXT_INT_PCIE_RC2_INT0 | \
447          QCA955X_EXT_INT_PCIE_RC2_INT1 | QCA955X_EXT_INT_PCIE_RC2_INT2 | \
448          QCA955X_EXT_INT_PCIE_RC2_INT3)
449
450 #define REV_ID_MAJOR_MASK               0xfff0
451 #define REV_ID_MAJOR_AR71XX             0x00a0
452 #define REV_ID_MAJOR_AR913X             0x00b0
453 #define REV_ID_MAJOR_AR7240             0x00c0
454 #define REV_ID_MAJOR_AR7241             0x0100
455 #define REV_ID_MAJOR_AR7242             0x1100
456 #define REV_ID_MAJOR_AR9330             0x0110
457 #define REV_ID_MAJOR_AR9331             0x1110
458 #define REV_ID_MAJOR_AR9341             0x0120
459 #define REV_ID_MAJOR_AR9342             0x1120
460 #define REV_ID_MAJOR_AR9344             0x2120
461 #define REV_ID_MAJOR_QCA9556            0x0130
462 #define REV_ID_MAJOR_QCA9558            0x1130
463
464 #define AR71XX_REV_ID_MINOR_MASK        0x3
465 #define AR71XX_REV_ID_MINOR_AR7130      0x0
466 #define AR71XX_REV_ID_MINOR_AR7141      0x1
467 #define AR71XX_REV_ID_MINOR_AR7161      0x2
468 #define AR71XX_REV_ID_REVISION_MASK     0x3
469 #define AR71XX_REV_ID_REVISION_SHIFT    2
470
471 #define AR913X_REV_ID_MINOR_MASK        0x3
472 #define AR913X_REV_ID_MINOR_AR9130      0x0
473 #define AR913X_REV_ID_MINOR_AR9132      0x1
474 #define AR913X_REV_ID_REVISION_MASK     0x3
475 #define AR913X_REV_ID_REVISION_SHIFT    2
476
477 #define AR933X_REV_ID_REVISION_MASK     0x3
478
479 #define AR724X_REV_ID_REVISION_MASK     0x3
480
481 #define AR934X_REV_ID_REVISION_MASK     0xf
482
483 #define QCA955X_REV_ID_REVISION_MASK    0xf
484
485 /*
486  * SPI block
487  */
488 #define AR71XX_SPI_REG_FS       0x00    /* Function Select */
489 #define AR71XX_SPI_REG_CTRL     0x04    /* SPI Control */
490 #define AR71XX_SPI_REG_IOC      0x08    /* SPI I/O Control */
491 #define AR71XX_SPI_REG_RDS      0x0c    /* Read Data Shift */
492
493 #define AR71XX_SPI_FS_GPIO      BIT(0)  /* Enable GPIO mode */
494
495 #define AR71XX_SPI_CTRL_RD      BIT(6)  /* Remap Disable */
496 #define AR71XX_SPI_CTRL_DIV_MASK 0x3f
497
498 #define AR71XX_SPI_IOC_DO       BIT(0)  /* Data Out pin */
499 #define AR71XX_SPI_IOC_CLK      BIT(8)  /* CLK pin */
500 #define AR71XX_SPI_IOC_CS(n)    BIT(16 + (n))
501 #define AR71XX_SPI_IOC_CS0      AR71XX_SPI_IOC_CS(0)
502 #define AR71XX_SPI_IOC_CS1      AR71XX_SPI_IOC_CS(1)
503 #define AR71XX_SPI_IOC_CS2      AR71XX_SPI_IOC_CS(2)
504 #define AR71XX_SPI_IOC_CS_ALL   (AR71XX_SPI_IOC_CS0 | AR71XX_SPI_IOC_CS1 | \
505                                  AR71XX_SPI_IOC_CS2)
506
507 /*
508  * GPIO block
509  */
510 #define AR71XX_GPIO_REG_OE              0x00
511 #define AR71XX_GPIO_REG_IN              0x04
512 #define AR71XX_GPIO_REG_OUT             0x08
513 #define AR71XX_GPIO_REG_SET             0x0c
514 #define AR71XX_GPIO_REG_CLEAR           0x10
515 #define AR71XX_GPIO_REG_INT_MODE        0x14
516 #define AR71XX_GPIO_REG_INT_TYPE        0x18
517 #define AR71XX_GPIO_REG_INT_POLARITY    0x1c
518 #define AR71XX_GPIO_REG_INT_PENDING     0x20
519 #define AR71XX_GPIO_REG_INT_ENABLE      0x24
520 #define AR71XX_GPIO_REG_FUNC            0x28
521
522 #define AR934X_GPIO_REG_FUNC            0x6c
523
524 #define AR71XX_GPIO_COUNT               16
525 #define AR7240_GPIO_COUNT               18
526 #define AR7241_GPIO_COUNT               20
527 #define AR913X_GPIO_COUNT               22
528 #define AR933X_GPIO_COUNT               30
529 #define AR934X_GPIO_COUNT               23
530 #define QCA955X_GPIO_COUNT              24
531
532 /*
533  * SRIF block
534  */
535 #define AR934X_SRIF_CPU_DPLL1_REG       0x1c0
536 #define AR934X_SRIF_CPU_DPLL2_REG       0x1c4
537 #define AR934X_SRIF_CPU_DPLL3_REG       0x1c8
538
539 #define AR934X_SRIF_DDR_DPLL1_REG       0x240
540 #define AR934X_SRIF_DDR_DPLL2_REG       0x244
541 #define AR934X_SRIF_DDR_DPLL3_REG       0x248
542
543 #define AR934X_SRIF_DPLL1_REFDIV_SHIFT  27
544 #define AR934X_SRIF_DPLL1_REFDIV_MASK   0x1f
545 #define AR934X_SRIF_DPLL1_NINT_SHIFT    18
546 #define AR934X_SRIF_DPLL1_NINT_MASK     0x1ff
547 #define AR934X_SRIF_DPLL1_NFRAC_MASK    0x0003ffff
548
549 #define AR934X_SRIF_DPLL2_LOCAL_PLL     BIT(30)
550 #define AR934X_SRIF_DPLL2_OUTDIV_SHIFT  13
551 #define AR934X_SRIF_DPLL2_OUTDIV_MASK   0x7
552
553 #endif /* __ASM_MACH_AR71XX_REGS_H */