2 * Copyright (C) 2013 Advanced Micro Devices, Inc.
4 * Author: Jacob Shin <jacob.shin@amd.com>
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
11 #include <linux/perf_event.h>
12 #include <linux/percpu.h>
13 #include <linux/types.h>
14 #include <linux/slab.h>
15 #include <linux/init.h>
16 #include <linux/cpu.h>
17 #include <linux/cpumask.h>
19 #include <asm/cpufeature.h>
20 #include <asm/perf_event.h>
23 #define NUM_COUNTERS_NB 4
24 #define NUM_COUNTERS_L2 4
25 #define MAX_COUNTERS NUM_COUNTERS_NB
27 #define RDPMC_BASE_NB 6
28 #define RDPMC_BASE_L2 10
30 #define COUNTER_SHIFT 16
39 cpumask_t *active_mask;
41 struct perf_event *events[MAX_COUNTERS];
42 struct amd_uncore *free_when_cpu_online;
45 static struct amd_uncore * __percpu *amd_uncore_nb;
46 static struct amd_uncore * __percpu *amd_uncore_l2;
48 static struct pmu amd_nb_pmu;
49 static struct pmu amd_l2_pmu;
51 static cpumask_t amd_nb_active_mask;
52 static cpumask_t amd_l2_active_mask;
54 static bool is_nb_event(struct perf_event *event)
56 return event->pmu->type == amd_nb_pmu.type;
59 static bool is_l2_event(struct perf_event *event)
61 return event->pmu->type == amd_l2_pmu.type;
64 static struct amd_uncore *event_to_amd_uncore(struct perf_event *event)
66 if (is_nb_event(event) && amd_uncore_nb)
67 return *per_cpu_ptr(amd_uncore_nb, event->cpu);
68 else if (is_l2_event(event) && amd_uncore_l2)
69 return *per_cpu_ptr(amd_uncore_l2, event->cpu);
74 static void amd_uncore_read(struct perf_event *event)
76 struct hw_perf_event *hwc = &event->hw;
81 * since we do not enable counter overflow interrupts,
82 * we do not have to worry about prev_count changing on us
85 prev = local64_read(&hwc->prev_count);
86 rdpmcl(hwc->event_base_rdpmc, new);
87 local64_set(&hwc->prev_count, new);
88 delta = (new << COUNTER_SHIFT) - (prev << COUNTER_SHIFT);
89 delta >>= COUNTER_SHIFT;
90 local64_add(delta, &event->count);
93 static void amd_uncore_start(struct perf_event *event, int flags)
95 struct hw_perf_event *hwc = &event->hw;
97 if (flags & PERF_EF_RELOAD)
98 wrmsrl(hwc->event_base, (u64)local64_read(&hwc->prev_count));
101 wrmsrl(hwc->config_base, (hwc->config | ARCH_PERFMON_EVENTSEL_ENABLE));
102 perf_event_update_userpage(event);
105 static void amd_uncore_stop(struct perf_event *event, int flags)
107 struct hw_perf_event *hwc = &event->hw;
109 wrmsrl(hwc->config_base, hwc->config);
110 hwc->state |= PERF_HES_STOPPED;
112 if ((flags & PERF_EF_UPDATE) && !(hwc->state & PERF_HES_UPTODATE)) {
113 amd_uncore_read(event);
114 hwc->state |= PERF_HES_UPTODATE;
118 static int amd_uncore_add(struct perf_event *event, int flags)
121 struct amd_uncore *uncore = event_to_amd_uncore(event);
122 struct hw_perf_event *hwc = &event->hw;
124 /* are we already assigned? */
125 if (hwc->idx != -1 && uncore->events[hwc->idx] == event)
128 for (i = 0; i < uncore->num_counters; i++) {
129 if (uncore->events[i] == event) {
135 /* if not, take the first available counter */
137 for (i = 0; i < uncore->num_counters; i++) {
138 if (cmpxchg(&uncore->events[i], NULL, event) == NULL) {
148 hwc->config_base = uncore->msr_base + (2 * hwc->idx);
149 hwc->event_base = uncore->msr_base + 1 + (2 * hwc->idx);
150 hwc->event_base_rdpmc = uncore->rdpmc_base + hwc->idx;
151 hwc->state = PERF_HES_UPTODATE | PERF_HES_STOPPED;
153 if (flags & PERF_EF_START)
154 amd_uncore_start(event, PERF_EF_RELOAD);
159 static void amd_uncore_del(struct perf_event *event, int flags)
162 struct amd_uncore *uncore = event_to_amd_uncore(event);
163 struct hw_perf_event *hwc = &event->hw;
165 amd_uncore_stop(event, PERF_EF_UPDATE);
167 for (i = 0; i < uncore->num_counters; i++) {
168 if (cmpxchg(&uncore->events[i], event, NULL) == event)
175 static int amd_uncore_event_init(struct perf_event *event)
177 struct amd_uncore *uncore;
178 struct hw_perf_event *hwc = &event->hw;
180 if (event->attr.type != event->pmu->type)
184 * NB and L2 counters (MSRs) are shared across all cores that share the
185 * same NB / L2 cache. Interrupts can be directed to a single target
186 * core, however, event counts generated by processes running on other
187 * cores cannot be masked out. So we do not support sampling and
190 if (is_sampling_event(event) || event->attach_state & PERF_ATTACH_TASK)
193 /* NB and L2 counters do not have usr/os/guest/host bits */
194 if (event->attr.exclude_user || event->attr.exclude_kernel ||
195 event->attr.exclude_host || event->attr.exclude_guest)
198 /* and we do not enable counter overflow interrupts */
199 hwc->config = event->attr.config & AMD64_RAW_EVENT_MASK_NB;
205 uncore = event_to_amd_uncore(event);
210 * since request can come in to any of the shared cores, we will remap
211 * to a single common cpu.
213 event->cpu = uncore->cpu;
218 static ssize_t amd_uncore_attr_show_cpumask(struct device *dev,
219 struct device_attribute *attr,
223 cpumask_t *active_mask;
224 struct pmu *pmu = dev_get_drvdata(dev);
226 if (pmu->type == amd_nb_pmu.type)
227 active_mask = &amd_nb_active_mask;
228 else if (pmu->type == amd_l2_pmu.type)
229 active_mask = &amd_l2_active_mask;
233 n = cpulist_scnprintf(buf, PAGE_SIZE - 2, active_mask);
238 static DEVICE_ATTR(cpumask, S_IRUGO, amd_uncore_attr_show_cpumask, NULL);
240 static struct attribute *amd_uncore_attrs[] = {
241 &dev_attr_cpumask.attr,
245 static struct attribute_group amd_uncore_attr_group = {
246 .attrs = amd_uncore_attrs,
249 PMU_FORMAT_ATTR(event, "config:0-7,32-35");
250 PMU_FORMAT_ATTR(umask, "config:8-15");
252 static struct attribute *amd_uncore_format_attr[] = {
253 &format_attr_event.attr,
254 &format_attr_umask.attr,
258 static struct attribute_group amd_uncore_format_group = {
260 .attrs = amd_uncore_format_attr,
263 static const struct attribute_group *amd_uncore_attr_groups[] = {
264 &amd_uncore_attr_group,
265 &amd_uncore_format_group,
269 static struct pmu amd_nb_pmu = {
270 .attr_groups = amd_uncore_attr_groups,
272 .event_init = amd_uncore_event_init,
273 .add = amd_uncore_add,
274 .del = amd_uncore_del,
275 .start = amd_uncore_start,
276 .stop = amd_uncore_stop,
277 .read = amd_uncore_read,
280 static struct pmu amd_l2_pmu = {
281 .attr_groups = amd_uncore_attr_groups,
283 .event_init = amd_uncore_event_init,
284 .add = amd_uncore_add,
285 .del = amd_uncore_del,
286 .start = amd_uncore_start,
287 .stop = amd_uncore_stop,
288 .read = amd_uncore_read,
291 static struct amd_uncore *amd_uncore_alloc(unsigned int cpu)
293 return kzalloc_node(sizeof(struct amd_uncore), GFP_KERNEL,
297 static int amd_uncore_cpu_up_prepare(unsigned int cpu)
299 struct amd_uncore *uncore_nb = NULL, *uncore_l2;
302 uncore_nb = amd_uncore_alloc(cpu);
305 uncore_nb->cpu = cpu;
306 uncore_nb->num_counters = NUM_COUNTERS_NB;
307 uncore_nb->rdpmc_base = RDPMC_BASE_NB;
308 uncore_nb->msr_base = MSR_F15H_NB_PERF_CTL;
309 uncore_nb->active_mask = &amd_nb_active_mask;
310 uncore_nb->pmu = &amd_nb_pmu;
311 *per_cpu_ptr(amd_uncore_nb, cpu) = uncore_nb;
315 uncore_l2 = amd_uncore_alloc(cpu);
318 uncore_l2->cpu = cpu;
319 uncore_l2->num_counters = NUM_COUNTERS_L2;
320 uncore_l2->rdpmc_base = RDPMC_BASE_L2;
321 uncore_l2->msr_base = MSR_F16H_L2I_PERF_CTL;
322 uncore_l2->active_mask = &amd_l2_active_mask;
323 uncore_l2->pmu = &amd_l2_pmu;
324 *per_cpu_ptr(amd_uncore_l2, cpu) = uncore_l2;
334 static struct amd_uncore *
335 amd_uncore_find_online_sibling(struct amd_uncore *this,
336 struct amd_uncore * __percpu *uncores)
339 struct amd_uncore *that;
341 for_each_online_cpu(cpu) {
342 that = *per_cpu_ptr(uncores, cpu);
350 if (this->id == that->id) {
351 that->free_when_cpu_online = this;
361 static void amd_uncore_cpu_starting(unsigned int cpu)
363 unsigned int eax, ebx, ecx, edx;
364 struct amd_uncore *uncore;
367 uncore = *per_cpu_ptr(amd_uncore_nb, cpu);
368 cpuid(0x8000001e, &eax, &ebx, &ecx, &edx);
369 uncore->id = ecx & 0xff;
371 uncore = amd_uncore_find_online_sibling(uncore, amd_uncore_nb);
372 *per_cpu_ptr(amd_uncore_nb, cpu) = uncore;
376 unsigned int apicid = cpu_data(cpu).apicid;
377 unsigned int nshared;
379 uncore = *per_cpu_ptr(amd_uncore_l2, cpu);
380 cpuid_count(0x8000001d, 2, &eax, &ebx, &ecx, &edx);
381 nshared = ((eax >> 14) & 0xfff) + 1;
382 uncore->id = apicid - (apicid % nshared);
384 uncore = amd_uncore_find_online_sibling(uncore, amd_uncore_l2);
385 *per_cpu_ptr(amd_uncore_l2, cpu) = uncore;
389 static void uncore_online(unsigned int cpu,
390 struct amd_uncore * __percpu *uncores)
392 struct amd_uncore *uncore = *per_cpu_ptr(uncores, cpu);
394 kfree(uncore->free_when_cpu_online);
395 uncore->free_when_cpu_online = NULL;
397 if (cpu == uncore->cpu)
398 cpumask_set_cpu(cpu, uncore->active_mask);
401 static void amd_uncore_cpu_online(unsigned int cpu)
404 uncore_online(cpu, amd_uncore_nb);
407 uncore_online(cpu, amd_uncore_l2);
410 static void uncore_down_prepare(unsigned int cpu,
411 struct amd_uncore * __percpu *uncores)
414 struct amd_uncore *this = *per_cpu_ptr(uncores, cpu);
416 if (this->cpu != cpu)
419 /* this cpu is going down, migrate to a shared sibling if possible */
420 for_each_online_cpu(i) {
421 struct amd_uncore *that = *per_cpu_ptr(uncores, i);
427 perf_pmu_migrate_context(this->pmu, cpu, i);
428 cpumask_clear_cpu(cpu, that->active_mask);
429 cpumask_set_cpu(i, that->active_mask);
436 static void amd_uncore_cpu_down_prepare(unsigned int cpu)
439 uncore_down_prepare(cpu, amd_uncore_nb);
442 uncore_down_prepare(cpu, amd_uncore_l2);
445 static void uncore_dead(unsigned int cpu, struct amd_uncore * __percpu *uncores)
447 struct amd_uncore *uncore = *per_cpu_ptr(uncores, cpu);
449 if (cpu == uncore->cpu)
450 cpumask_clear_cpu(cpu, uncore->active_mask);
452 if (!--uncore->refcnt)
454 *per_cpu_ptr(uncores, cpu) = NULL;
457 static void amd_uncore_cpu_dead(unsigned int cpu)
460 uncore_dead(cpu, amd_uncore_nb);
463 uncore_dead(cpu, amd_uncore_l2);
467 amd_uncore_cpu_notifier(struct notifier_block *self, unsigned long action,
470 unsigned int cpu = (long)hcpu;
472 switch (action & ~CPU_TASKS_FROZEN) {
474 if (amd_uncore_cpu_up_prepare(cpu))
475 return notifier_from_errno(-ENOMEM);
479 amd_uncore_cpu_starting(cpu);
483 amd_uncore_cpu_online(cpu);
486 case CPU_DOWN_PREPARE:
487 amd_uncore_cpu_down_prepare(cpu);
490 case CPU_UP_CANCELED:
492 amd_uncore_cpu_dead(cpu);
502 static struct notifier_block amd_uncore_cpu_notifier_block = {
503 .notifier_call = amd_uncore_cpu_notifier,
504 .priority = CPU_PRI_PERF + 1,
507 static void __init init_cpu_already_online(void *dummy)
509 unsigned int cpu = smp_processor_id();
511 amd_uncore_cpu_starting(cpu);
512 amd_uncore_cpu_online(cpu);
515 static void cleanup_cpu_online(void *dummy)
517 unsigned int cpu = smp_processor_id();
519 amd_uncore_cpu_dead(cpu);
522 static int __init amd_uncore_init(void)
524 unsigned int cpu, cpu2;
527 if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD)
530 if (!cpu_has_topoext)
533 if (cpu_has_perfctr_nb) {
534 amd_uncore_nb = alloc_percpu(struct amd_uncore *);
535 if (!amd_uncore_nb) {
539 ret = perf_pmu_register(&amd_nb_pmu, amd_nb_pmu.name, -1);
543 printk(KERN_INFO "perf: AMD NB counters detected\n");
547 if (cpu_has_perfctr_l2) {
548 amd_uncore_l2 = alloc_percpu(struct amd_uncore *);
549 if (!amd_uncore_l2) {
553 ret = perf_pmu_register(&amd_l2_pmu, amd_l2_pmu.name, -1);
557 printk(KERN_INFO "perf: AMD L2I counters detected\n");
564 cpu_notifier_register_begin();
566 /* init cpus already online before registering for hotplug notifier */
567 for_each_online_cpu(cpu) {
568 ret = amd_uncore_cpu_up_prepare(cpu);
571 smp_call_function_single(cpu, init_cpu_already_online, NULL, 1);
574 __register_cpu_notifier(&amd_uncore_cpu_notifier_block);
575 cpu_notifier_register_done();
581 for_each_online_cpu(cpu2) {
584 smp_call_function_single(cpu, cleanup_cpu_online, NULL, 1);
586 cpu_notifier_register_done();
588 /* amd_uncore_nb/l2 should have been freed by cleanup_cpu_online */
589 amd_uncore_nb = amd_uncore_l2 = NULL;
590 if (cpu_has_perfctr_l2)
591 perf_pmu_unregister(&amd_l2_pmu);
593 if (cpu_has_perfctr_nb)
594 perf_pmu_unregister(&amd_nb_pmu);
596 free_percpu(amd_uncore_l2);
599 free_percpu(amd_uncore_nb);
604 device_initcall(amd_uncore_init);