2 * Intel AGPGART routines.
5 #include <linux/module.h>
7 #include <linux/init.h>
8 #include <linux/kernel.h>
9 #include <linux/pagemap.h>
10 #include <linux/agp_backend.h>
14 * If we have Intel graphics, we're not going to have anything other than
15 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
16 * on the Intel IOMMU support (CONFIG_DMAR).
17 * Only newer chipsets need to bother with this, of course.
20 #define USE_PCI_DMA_API 1
23 #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
24 #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
25 #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
26 #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
27 #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
28 #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
29 #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
30 #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
31 #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
32 #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
33 #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
34 #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
35 #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
36 #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
37 #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
38 #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
39 #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB 0xA010
40 #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG 0xA011
41 #define PCI_DEVICE_ID_INTEL_PINEVIEW_HB 0xA000
42 #define PCI_DEVICE_ID_INTEL_PINEVIEW_IG 0xA001
43 #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
44 #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
45 #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
46 #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
47 #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
48 #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
49 #define PCI_DEVICE_ID_INTEL_B43_HB 0x2E40
50 #define PCI_DEVICE_ID_INTEL_B43_IG 0x2E42
51 #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
52 #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
53 #define PCI_DEVICE_ID_INTEL_EAGLELAKE_HB 0x2E00
54 #define PCI_DEVICE_ID_INTEL_EAGLELAKE_IG 0x2E02
55 #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
56 #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
57 #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
58 #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
59 #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
60 #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
61 #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB 0x0040
62 #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG 0x0042
63 #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB 0x0044
64 #define PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB 0x0062
65 #define PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB 0x006a
66 #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG 0x0046
68 /* cover 915 and 945 variants */
69 #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
70 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
71 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
72 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
73 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
74 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
76 #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
77 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
78 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
79 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
80 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
81 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
83 #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
84 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
85 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
86 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
87 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
89 #define IS_PINEVIEW (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
90 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
92 #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_EAGLELAKE_HB || \
93 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
94 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
95 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
96 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
97 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_B43_HB || \
98 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB || \
99 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB || \
100 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB || \
101 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB)
103 extern int agp_memory_reserved;
106 /* Intel 815 register */
107 #define INTEL_815_APCONT 0x51
108 #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
110 /* Intel i820 registers */
111 #define INTEL_I820_RDCR 0x51
112 #define INTEL_I820_ERRSTS 0xc8
114 /* Intel i840 registers */
115 #define INTEL_I840_MCHCFG 0x50
116 #define INTEL_I840_ERRSTS 0xc8
118 /* Intel i850 registers */
119 #define INTEL_I850_MCHCFG 0x50
120 #define INTEL_I850_ERRSTS 0xc8
122 /* intel 915G registers */
123 #define I915_GMADDR 0x18
124 #define I915_MMADDR 0x10
125 #define I915_PTEADDR 0x1C
126 #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
127 #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
128 #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
129 #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
130 #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
131 #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
132 #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
133 #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
135 #define I915_IFPADDR 0x60
137 /* Intel 965G registers */
138 #define I965_MSAC 0x62
139 #define I965_IFPADDR 0x70
141 /* Intel 7505 registers */
142 #define INTEL_I7505_APSIZE 0x74
143 #define INTEL_I7505_NCAPID 0x60
144 #define INTEL_I7505_NISTAT 0x6c
145 #define INTEL_I7505_ATTBASE 0x78
146 #define INTEL_I7505_ERRSTS 0x42
147 #define INTEL_I7505_AGPCTRL 0x70
148 #define INTEL_I7505_MCHCFG 0x50
150 static const struct aper_size_info_fixed intel_i810_sizes[] =
153 /* The 32M mode still requires a 64k gatt */
157 #define AGP_DCACHE_MEMORY 1
158 #define AGP_PHYS_MEMORY 2
159 #define INTEL_AGP_CACHED_MEMORY 3
161 static struct gatt_mask intel_i810_masks[] =
163 {.mask = I810_PTE_VALID, .type = 0},
164 {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
165 {.mask = I810_PTE_VALID, .type = 0},
166 {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
167 .type = INTEL_AGP_CACHED_MEMORY}
170 static struct _intel_private {
171 struct pci_dev *pcidev; /* device one */
172 u8 __iomem *registers;
173 u32 __iomem *gtt; /* I915G */
174 int num_dcache_entries;
175 /* gtt_entries is the number of gtt entries that are already mapped
176 * to stolen memory. Stolen memory is larger than the memory mapped
177 * through gtt_entries, as it includes some reserved space for the BIOS
178 * popup and for the GTT.
180 int gtt_entries; /* i830+ */
182 void __iomem *i9xx_flush_page;
183 void *i8xx_flush_page;
185 struct page *i8xx_page;
186 struct resource ifp_resource;
190 #ifdef USE_PCI_DMA_API
191 static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
193 *ret = pci_map_page(intel_private.pcidev, page, 0,
194 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
195 if (pci_dma_mapping_error(intel_private.pcidev, *ret))
200 static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
202 pci_unmap_page(intel_private.pcidev, dma,
203 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
206 static void intel_agp_free_sglist(struct agp_memory *mem)
210 st.sgl = mem->sg_list;
211 st.orig_nents = st.nents = mem->page_count;
219 static int intel_agp_map_memory(struct agp_memory *mem)
222 struct scatterlist *sg;
225 DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
227 if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
230 mem->sg_list = sg = st.sgl;
232 for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
233 sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
235 mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
236 mem->page_count, PCI_DMA_BIDIRECTIONAL);
237 if (unlikely(!mem->num_sg)) {
238 intel_agp_free_sglist(mem);
244 static void intel_agp_unmap_memory(struct agp_memory *mem)
246 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
248 pci_unmap_sg(intel_private.pcidev, mem->sg_list,
249 mem->page_count, PCI_DMA_BIDIRECTIONAL);
250 intel_agp_free_sglist(mem);
253 static void intel_agp_insert_sg_entries(struct agp_memory *mem,
254 off_t pg_start, int mask_type)
256 struct scatterlist *sg;
261 WARN_ON(!mem->num_sg);
263 if (mem->num_sg == mem->page_count) {
264 for_each_sg(mem->sg_list, sg, mem->page_count, i) {
265 writel(agp_bridge->driver->mask_memory(agp_bridge,
266 sg_dma_address(sg), mask_type),
267 intel_private.gtt+j);
271 /* sg may merge pages, but we have to seperate
272 * per-page addr for GTT */
275 for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
276 len = sg_dma_len(sg) / PAGE_SIZE;
277 for (m = 0; m < len; m++) {
278 writel(agp_bridge->driver->mask_memory(agp_bridge,
279 sg_dma_address(sg) + m * PAGE_SIZE,
281 intel_private.gtt+j);
286 readl(intel_private.gtt+j-1);
291 static void intel_agp_insert_sg_entries(struct agp_memory *mem,
292 off_t pg_start, int mask_type)
296 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
297 writel(agp_bridge->driver->mask_memory(agp_bridge,
298 page_to_phys(mem->pages[i]), mask_type),
299 intel_private.gtt+j);
302 readl(intel_private.gtt+j-1);
307 static int intel_i810_fetch_size(void)
310 struct aper_size_info_fixed *values;
312 pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
313 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
315 if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
316 dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
319 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
320 agp_bridge->previous_size =
321 agp_bridge->current_size = (void *) (values + 1);
322 agp_bridge->aperture_size_idx = 1;
323 return values[1].size;
325 agp_bridge->previous_size =
326 agp_bridge->current_size = (void *) (values);
327 agp_bridge->aperture_size_idx = 0;
328 return values[0].size;
334 static int intel_i810_configure(void)
336 struct aper_size_info_fixed *current_size;
340 current_size = A_SIZE_FIX(agp_bridge->current_size);
342 if (!intel_private.registers) {
343 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
346 intel_private.registers = ioremap(temp, 128 * 4096);
347 if (!intel_private.registers) {
348 dev_err(&intel_private.pcidev->dev,
349 "can't remap memory\n");
354 if ((readl(intel_private.registers+I810_DRAM_CTL)
355 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
356 /* This will need to be dynamically assigned */
357 dev_info(&intel_private.pcidev->dev,
358 "detected 4MB dedicated video ram\n");
359 intel_private.num_dcache_entries = 1024;
361 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
362 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
363 writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
364 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
366 if (agp_bridge->driver->needs_scratch_page) {
367 for (i = 0; i < current_size->num_entries; i++) {
368 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
370 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
372 global_cache_flush();
376 static void intel_i810_cleanup(void)
378 writel(0, intel_private.registers+I810_PGETBL_CTL);
379 readl(intel_private.registers); /* PCI Posting. */
380 iounmap(intel_private.registers);
383 static void intel_i810_tlbflush(struct agp_memory *mem)
388 static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
393 /* Exists to support ARGB cursors */
394 static struct page *i8xx_alloc_pages(void)
398 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
402 if (set_pages_uc(page, 4) < 0) {
403 set_pages_wb(page, 4);
404 __free_pages(page, 2);
408 atomic_inc(&agp_bridge->current_memory_agp);
412 static void i8xx_destroy_pages(struct page *page)
417 set_pages_wb(page, 4);
419 __free_pages(page, 2);
420 atomic_dec(&agp_bridge->current_memory_agp);
423 static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
426 if (type < AGP_USER_TYPES)
428 else if (type == AGP_USER_CACHED_MEMORY)
429 return INTEL_AGP_CACHED_MEMORY;
434 static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
437 int i, j, num_entries;
442 if (mem->page_count == 0)
445 temp = agp_bridge->current_size;
446 num_entries = A_SIZE_FIX(temp)->num_entries;
448 if ((pg_start + mem->page_count) > num_entries)
452 for (j = pg_start; j < (pg_start + mem->page_count); j++) {
453 if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
459 if (type != mem->type)
462 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
465 case AGP_DCACHE_MEMORY:
466 if (!mem->is_flushed)
467 global_cache_flush();
468 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
469 writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
470 intel_private.registers+I810_PTE_BASE+(i*4));
472 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
474 case AGP_PHYS_MEMORY:
475 case AGP_NORMAL_MEMORY:
476 if (!mem->is_flushed)
477 global_cache_flush();
478 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
479 writel(agp_bridge->driver->mask_memory(agp_bridge,
480 page_to_phys(mem->pages[i]), mask_type),
481 intel_private.registers+I810_PTE_BASE+(j*4));
483 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
489 agp_bridge->driver->tlb_flush(mem);
493 mem->is_flushed = true;
497 static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
502 if (mem->page_count == 0)
505 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
506 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
508 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
510 agp_bridge->driver->tlb_flush(mem);
515 * The i810/i830 requires a physical address to program its mouse
516 * pointer into hardware.
517 * However the Xserver still writes to it through the agp aperture.
519 static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
521 struct agp_memory *new;
525 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
528 /* kludge to get 4 physical pages for ARGB cursor */
529 page = i8xx_alloc_pages();
538 new = agp_create_memory(pg_count);
542 new->pages[0] = page;
544 /* kludge to get 4 physical pages for ARGB cursor */
545 new->pages[1] = new->pages[0] + 1;
546 new->pages[2] = new->pages[1] + 1;
547 new->pages[3] = new->pages[2] + 1;
549 new->page_count = pg_count;
550 new->num_scratch_pages = pg_count;
551 new->type = AGP_PHYS_MEMORY;
552 new->physical = page_to_phys(new->pages[0]);
556 static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
558 struct agp_memory *new;
560 if (type == AGP_DCACHE_MEMORY) {
561 if (pg_count != intel_private.num_dcache_entries)
564 new = agp_create_memory(1);
568 new->type = AGP_DCACHE_MEMORY;
569 new->page_count = pg_count;
570 new->num_scratch_pages = 0;
571 agp_free_page_array(new);
574 if (type == AGP_PHYS_MEMORY)
575 return alloc_agpphysmem_i8xx(pg_count, type);
579 static void intel_i810_free_by_type(struct agp_memory *curr)
581 agp_free_key(curr->key);
582 if (curr->type == AGP_PHYS_MEMORY) {
583 if (curr->page_count == 4)
584 i8xx_destroy_pages(curr->pages[0]);
586 agp_bridge->driver->agp_destroy_page(curr->pages[0],
587 AGP_PAGE_DESTROY_UNMAP);
588 agp_bridge->driver->agp_destroy_page(curr->pages[0],
589 AGP_PAGE_DESTROY_FREE);
591 agp_free_page_array(curr);
596 static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
597 dma_addr_t addr, int type)
599 /* Type checking must be done elsewhere */
600 return addr | bridge->driver->masks[type].mask;
603 static struct aper_size_info_fixed intel_i830_sizes[] =
606 /* The 64M mode still requires a 128k gatt */
612 static void intel_i830_init_gtt_entries(void)
618 static const int ddt[4] = { 0, 16, 32, 64 };
619 int size; /* reserved space (in kb) at the top of stolen memory */
621 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
625 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
627 /* The 965 has a field telling us the size of the GTT,
628 * which may be larger than what is necessary to map the
631 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
632 case I965_PGETBL_SIZE_128KB:
635 case I965_PGETBL_SIZE_256KB:
638 case I965_PGETBL_SIZE_512KB:
641 case I965_PGETBL_SIZE_1MB:
644 case I965_PGETBL_SIZE_2MB:
647 case I965_PGETBL_SIZE_1_5MB:
651 dev_info(&intel_private.pcidev->dev,
652 "unknown page table size, assuming 512KB\n");
655 size += 4; /* add in BIOS popup space */
656 } else if (IS_G33 && !IS_PINEVIEW) {
657 /* G33's GTT size defined in gmch_ctrl */
658 switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
659 case G33_PGETBL_SIZE_1M:
662 case G33_PGETBL_SIZE_2M:
666 dev_info(&agp_bridge->dev->dev,
667 "unknown page table size 0x%x, assuming 512KB\n",
668 (gmch_ctrl & G33_PGETBL_SIZE_MASK));
672 } else if (IS_G4X || IS_PINEVIEW) {
673 /* On 4 series hardware, GTT stolen is separate from graphics
674 * stolen, ignore it in stolen gtt entries counting. However,
675 * 4KB of the stolen memory doesn't get mapped to the GTT.
679 /* On previous hardware, the GTT size was just what was
680 * required to map the aperture.
682 size = agp_bridge->driver->fetch_size() + 4;
685 if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
686 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
687 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
688 case I830_GMCH_GMS_STOLEN_512:
689 gtt_entries = KB(512) - KB(size);
691 case I830_GMCH_GMS_STOLEN_1024:
692 gtt_entries = MB(1) - KB(size);
694 case I830_GMCH_GMS_STOLEN_8192:
695 gtt_entries = MB(8) - KB(size);
697 case I830_GMCH_GMS_LOCAL:
698 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
699 gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
700 MB(ddt[I830_RDRAM_DDT(rdct)]);
708 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
709 case I855_GMCH_GMS_STOLEN_1M:
710 gtt_entries = MB(1) - KB(size);
712 case I855_GMCH_GMS_STOLEN_4M:
713 gtt_entries = MB(4) - KB(size);
715 case I855_GMCH_GMS_STOLEN_8M:
716 gtt_entries = MB(8) - KB(size);
718 case I855_GMCH_GMS_STOLEN_16M:
719 gtt_entries = MB(16) - KB(size);
721 case I855_GMCH_GMS_STOLEN_32M:
722 gtt_entries = MB(32) - KB(size);
724 case I915_GMCH_GMS_STOLEN_48M:
725 /* Check it's really I915G */
726 if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
727 gtt_entries = MB(48) - KB(size);
731 case I915_GMCH_GMS_STOLEN_64M:
732 /* Check it's really I915G */
733 if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
734 gtt_entries = MB(64) - KB(size);
738 case G33_GMCH_GMS_STOLEN_128M:
739 if (IS_G33 || IS_I965 || IS_G4X)
740 gtt_entries = MB(128) - KB(size);
744 case G33_GMCH_GMS_STOLEN_256M:
745 if (IS_G33 || IS_I965 || IS_G4X)
746 gtt_entries = MB(256) - KB(size);
750 case INTEL_GMCH_GMS_STOLEN_96M:
751 if (IS_I965 || IS_G4X)
752 gtt_entries = MB(96) - KB(size);
756 case INTEL_GMCH_GMS_STOLEN_160M:
757 if (IS_I965 || IS_G4X)
758 gtt_entries = MB(160) - KB(size);
762 case INTEL_GMCH_GMS_STOLEN_224M:
763 if (IS_I965 || IS_G4X)
764 gtt_entries = MB(224) - KB(size);
768 case INTEL_GMCH_GMS_STOLEN_352M:
769 if (IS_I965 || IS_G4X)
770 gtt_entries = MB(352) - KB(size);
779 if (gtt_entries > 0) {
780 dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
781 gtt_entries / KB(1), local ? "local" : "stolen");
782 gtt_entries /= KB(4);
784 dev_info(&agp_bridge->dev->dev,
785 "no pre-allocated video memory detected\n");
789 intel_private.gtt_entries = gtt_entries;
792 static void intel_i830_fini_flush(void)
794 kunmap(intel_private.i8xx_page);
795 intel_private.i8xx_flush_page = NULL;
796 unmap_page_from_agp(intel_private.i8xx_page);
798 __free_page(intel_private.i8xx_page);
799 intel_private.i8xx_page = NULL;
802 static void intel_i830_setup_flush(void)
804 /* return if we've already set the flush mechanism up */
805 if (intel_private.i8xx_page)
808 intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
809 if (!intel_private.i8xx_page)
812 intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
813 if (!intel_private.i8xx_flush_page)
814 intel_i830_fini_flush();
818 do_wbinvd(void *null)
823 /* The chipset_flush interface needs to get data that has already been
824 * flushed out of the CPU all the way out to main memory, because the GPU
825 * doesn't snoop those buffers.
827 * The 8xx series doesn't have the same lovely interface for flushing the
828 * chipset write buffers that the later chips do. According to the 865
829 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
830 * that buffer out, we just fill 1KB and clflush it out, on the assumption
831 * that it'll push whatever was in there out. It appears to work.
833 static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
835 unsigned int *pg = intel_private.i8xx_flush_page;
839 if (cpu_has_clflush) {
840 clflush_cache_range(pg, 1024);
842 if (on_each_cpu(do_wbinvd, NULL, 1) != 0)
843 printk(KERN_ERR "Timed out waiting for cache flush.\n");
847 /* The intel i830 automatically initializes the agp aperture during POST.
848 * Use the memory already set aside for in the GTT.
850 static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
853 struct aper_size_info_fixed *size;
857 size = agp_bridge->current_size;
858 page_order = size->page_order;
859 num_entries = size->num_entries;
860 agp_bridge->gatt_table_real = NULL;
862 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
865 intel_private.registers = ioremap(temp, 128 * 4096);
866 if (!intel_private.registers)
869 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
870 global_cache_flush(); /* FIXME: ?? */
872 /* we have to call this as early as possible after the MMIO base address is known */
873 intel_i830_init_gtt_entries();
875 agp_bridge->gatt_table = NULL;
877 agp_bridge->gatt_bus_addr = temp;
882 /* Return the gatt table to a sane state. Use the top of stolen
883 * memory for the GTT.
885 static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
890 static int intel_i830_fetch_size(void)
893 struct aper_size_info_fixed *values;
895 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
897 if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
898 agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
899 /* 855GM/852GM/865G has 128MB aperture size */
900 agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
901 agp_bridge->aperture_size_idx = 0;
902 return values[0].size;
905 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
907 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
908 agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
909 agp_bridge->aperture_size_idx = 0;
910 return values[0].size;
912 agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
913 agp_bridge->aperture_size_idx = 1;
914 return values[1].size;
920 static int intel_i830_configure(void)
922 struct aper_size_info_fixed *current_size;
927 current_size = A_SIZE_FIX(agp_bridge->current_size);
929 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
930 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
932 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
933 gmch_ctrl |= I830_GMCH_ENABLED;
934 pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
936 writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
937 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
939 if (agp_bridge->driver->needs_scratch_page) {
940 for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
941 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
943 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
946 global_cache_flush();
948 intel_i830_setup_flush();
952 static void intel_i830_cleanup(void)
954 iounmap(intel_private.registers);
957 static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
960 int i, j, num_entries;
965 if (mem->page_count == 0)
968 temp = agp_bridge->current_size;
969 num_entries = A_SIZE_FIX(temp)->num_entries;
971 if (pg_start < intel_private.gtt_entries) {
972 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
973 "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
974 pg_start, intel_private.gtt_entries);
976 dev_info(&intel_private.pcidev->dev,
977 "trying to insert into local/stolen memory\n");
981 if ((pg_start + mem->page_count) > num_entries)
984 /* The i830 can't check the GTT for entries since its read only,
985 * depend on the caller to make the correct offset decisions.
988 if (type != mem->type)
991 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
993 if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
994 mask_type != INTEL_AGP_CACHED_MEMORY)
997 if (!mem->is_flushed)
998 global_cache_flush();
1000 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
1001 writel(agp_bridge->driver->mask_memory(agp_bridge,
1002 page_to_phys(mem->pages[i]), mask_type),
1003 intel_private.registers+I810_PTE_BASE+(j*4));
1005 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
1006 agp_bridge->driver->tlb_flush(mem);
1011 mem->is_flushed = true;
1015 static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
1020 if (mem->page_count == 0)
1023 if (pg_start < intel_private.gtt_entries) {
1024 dev_info(&intel_private.pcidev->dev,
1025 "trying to disable local/stolen memory\n");
1029 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
1030 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
1032 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
1034 agp_bridge->driver->tlb_flush(mem);
1038 static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
1040 if (type == AGP_PHYS_MEMORY)
1041 return alloc_agpphysmem_i8xx(pg_count, type);
1042 /* always return NULL for other allocation types for now */
1046 static int intel_alloc_chipset_flush_resource(void)
1049 ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
1050 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
1051 pcibios_align_resource, agp_bridge->dev);
1056 static void intel_i915_setup_chipset_flush(void)
1061 pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
1062 if (!(temp & 0x1)) {
1063 intel_alloc_chipset_flush_resource();
1064 intel_private.resource_valid = 1;
1065 pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1069 intel_private.resource_valid = 1;
1070 intel_private.ifp_resource.start = temp;
1071 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1072 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1073 /* some BIOSes reserve this area in a pnp some don't */
1075 intel_private.resource_valid = 0;
1079 static void intel_i965_g33_setup_chipset_flush(void)
1081 u32 temp_hi, temp_lo;
1084 pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
1085 pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
1087 if (!(temp_lo & 0x1)) {
1089 intel_alloc_chipset_flush_resource();
1091 intel_private.resource_valid = 1;
1092 pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
1093 upper_32_bits(intel_private.ifp_resource.start));
1094 pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1099 l64 = ((u64)temp_hi << 32) | temp_lo;
1101 intel_private.resource_valid = 1;
1102 intel_private.ifp_resource.start = l64;
1103 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1104 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1105 /* some BIOSes reserve this area in a pnp some don't */
1107 intel_private.resource_valid = 0;
1111 static void intel_i9xx_setup_flush(void)
1113 /* return if already configured */
1114 if (intel_private.ifp_resource.start)
1117 /* setup a resource for this object */
1118 intel_private.ifp_resource.name = "Intel Flush Page";
1119 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1121 /* Setup chipset flush for 915 */
1122 if (IS_I965 || IS_G33 || IS_G4X) {
1123 intel_i965_g33_setup_chipset_flush();
1125 intel_i915_setup_chipset_flush();
1128 if (intel_private.ifp_resource.start) {
1129 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
1130 if (!intel_private.i9xx_flush_page)
1131 dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
1135 static int intel_i915_configure(void)
1137 struct aper_size_info_fixed *current_size;
1142 current_size = A_SIZE_FIX(agp_bridge->current_size);
1144 pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
1146 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1148 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
1149 gmch_ctrl |= I830_GMCH_ENABLED;
1150 pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
1152 writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
1153 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
1155 if (agp_bridge->driver->needs_scratch_page) {
1156 for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
1157 writel(agp_bridge->scratch_page, intel_private.gtt+i);
1159 readl(intel_private.gtt+i-1); /* PCI Posting. */
1162 global_cache_flush();
1164 intel_i9xx_setup_flush();
1169 static void intel_i915_cleanup(void)
1171 if (intel_private.i9xx_flush_page)
1172 iounmap(intel_private.i9xx_flush_page);
1173 if (intel_private.resource_valid)
1174 release_resource(&intel_private.ifp_resource);
1175 intel_private.ifp_resource.start = 0;
1176 intel_private.resource_valid = 0;
1177 iounmap(intel_private.gtt);
1178 iounmap(intel_private.registers);
1181 static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
1183 if (intel_private.i9xx_flush_page)
1184 writel(1, intel_private.i9xx_flush_page);
1187 static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
1195 if (mem->page_count == 0)
1198 temp = agp_bridge->current_size;
1199 num_entries = A_SIZE_FIX(temp)->num_entries;
1201 if (pg_start < intel_private.gtt_entries) {
1202 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
1203 "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
1204 pg_start, intel_private.gtt_entries);
1206 dev_info(&intel_private.pcidev->dev,
1207 "trying to insert into local/stolen memory\n");
1211 if ((pg_start + mem->page_count) > num_entries)
1214 /* The i915 can't check the GTT for entries since it's read only;
1215 * depend on the caller to make the correct offset decisions.
1218 if (type != mem->type)
1221 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
1223 if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
1224 mask_type != INTEL_AGP_CACHED_MEMORY)
1227 if (!mem->is_flushed)
1228 global_cache_flush();
1230 intel_agp_insert_sg_entries(mem, pg_start, mask_type);
1231 agp_bridge->driver->tlb_flush(mem);
1236 mem->is_flushed = true;
1240 static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
1245 if (mem->page_count == 0)
1248 if (pg_start < intel_private.gtt_entries) {
1249 dev_info(&intel_private.pcidev->dev,
1250 "trying to disable local/stolen memory\n");
1254 for (i = pg_start; i < (mem->page_count + pg_start); i++)
1255 writel(agp_bridge->scratch_page, intel_private.gtt+i);
1257 readl(intel_private.gtt+i-1);
1259 agp_bridge->driver->tlb_flush(mem);
1263 /* Return the aperture size by just checking the resource length. The effect
1264 * described in the spec of the MSAC registers is just changing of the
1267 static int intel_i9xx_fetch_size(void)
1269 int num_sizes = ARRAY_SIZE(intel_i830_sizes);
1270 int aper_size; /* size in megabytes */
1273 aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
1275 for (i = 0; i < num_sizes; i++) {
1276 if (aper_size == intel_i830_sizes[i].size) {
1277 agp_bridge->current_size = intel_i830_sizes + i;
1278 agp_bridge->previous_size = agp_bridge->current_size;
1286 /* The intel i915 automatically initializes the agp aperture during POST.
1287 * Use the memory already set aside for in the GTT.
1289 static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
1292 struct aper_size_info_fixed *size;
1295 int gtt_map_size = 256 * 1024;
1297 size = agp_bridge->current_size;
1298 page_order = size->page_order;
1299 num_entries = size->num_entries;
1300 agp_bridge->gatt_table_real = NULL;
1302 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
1303 pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
1306 gtt_map_size = 1024 * 1024; /* 1M on G33 */
1307 intel_private.gtt = ioremap(temp2, gtt_map_size);
1308 if (!intel_private.gtt)
1313 intel_private.registers = ioremap(temp, 128 * 4096);
1314 if (!intel_private.registers) {
1315 iounmap(intel_private.gtt);
1319 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
1320 global_cache_flush(); /* FIXME: ? */
1322 /* we have to call this as early as possible after the MMIO base address is known */
1323 intel_i830_init_gtt_entries();
1325 agp_bridge->gatt_table = NULL;
1327 agp_bridge->gatt_bus_addr = temp;
1333 * The i965 supports 36-bit physical addresses, but to keep
1334 * the format of the GTT the same, the bits that don't fit
1335 * in a 32-bit word are shifted down to bits 4..7.
1337 * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
1338 * is always zero on 32-bit architectures, so no need to make
1341 static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
1342 dma_addr_t addr, int type)
1344 /* Shift high bits down */
1345 addr |= (addr >> 28) & 0xf0;
1347 /* Type checking must be done elsewhere */
1348 return addr | bridge->driver->masks[type].mask;
1351 static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
1353 switch (agp_bridge->dev->device) {
1354 case PCI_DEVICE_ID_INTEL_GM45_HB:
1355 case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
1356 case PCI_DEVICE_ID_INTEL_Q45_HB:
1357 case PCI_DEVICE_ID_INTEL_G45_HB:
1358 case PCI_DEVICE_ID_INTEL_G41_HB:
1359 case PCI_DEVICE_ID_INTEL_B43_HB:
1360 case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
1361 case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
1362 case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
1363 case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB:
1364 *gtt_offset = *gtt_size = MB(2);
1367 *gtt_offset = *gtt_size = KB(512);
1371 /* The intel i965 automatically initializes the agp aperture during POST.
1372 * Use the memory already set aside for in the GTT.
1374 static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
1377 struct aper_size_info_fixed *size;
1380 int gtt_offset, gtt_size;
1382 size = agp_bridge->current_size;
1383 page_order = size->page_order;
1384 num_entries = size->num_entries;
1385 agp_bridge->gatt_table_real = NULL;
1387 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
1391 intel_i965_get_gtt_range(>t_offset, >t_size);
1393 intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
1395 if (!intel_private.gtt)
1398 intel_private.registers = ioremap(temp, 128 * 4096);
1399 if (!intel_private.registers) {
1400 iounmap(intel_private.gtt);
1404 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
1405 global_cache_flush(); /* FIXME: ? */
1407 /* we have to call this as early as possible after the MMIO base address is known */
1408 intel_i830_init_gtt_entries();
1410 agp_bridge->gatt_table = NULL;
1412 agp_bridge->gatt_bus_addr = temp;
1418 static int intel_fetch_size(void)
1422 struct aper_size_info_16 *values;
1424 pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
1425 values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
1427 for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
1428 if (temp == values[i].size_value) {
1429 agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
1430 agp_bridge->aperture_size_idx = i;
1431 return values[i].size;
1438 static int __intel_8xx_fetch_size(u8 temp)
1441 struct aper_size_info_8 *values;
1443 values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
1445 for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
1446 if (temp == values[i].size_value) {
1447 agp_bridge->previous_size =
1448 agp_bridge->current_size = (void *) (values + i);
1449 agp_bridge->aperture_size_idx = i;
1450 return values[i].size;
1456 static int intel_8xx_fetch_size(void)
1460 pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
1461 return __intel_8xx_fetch_size(temp);
1464 static int intel_815_fetch_size(void)
1468 /* Intel 815 chipsets have a _weird_ APSIZE register with only
1469 * one non-reserved bit, so mask the others out ... */
1470 pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
1473 return __intel_8xx_fetch_size(temp);
1476 static void intel_tlbflush(struct agp_memory *mem)
1478 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
1479 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
1483 static void intel_8xx_tlbflush(struct agp_memory *mem)
1486 pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
1487 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
1488 pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
1489 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
1493 static void intel_cleanup(void)
1496 struct aper_size_info_16 *previous_size;
1498 previous_size = A_SIZE_16(agp_bridge->previous_size);
1499 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
1500 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
1501 pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
1505 static void intel_8xx_cleanup(void)
1508 struct aper_size_info_8 *previous_size;
1510 previous_size = A_SIZE_8(agp_bridge->previous_size);
1511 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
1512 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
1513 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
1517 static int intel_configure(void)
1521 struct aper_size_info_16 *current_size;
1523 current_size = A_SIZE_16(agp_bridge->current_size);
1526 pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1528 /* address to map to */
1529 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1530 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1532 /* attbase - aperture base */
1533 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1536 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
1539 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
1540 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
1541 (temp2 & ~(1 << 10)) | (1 << 9));
1542 /* clear any possible error conditions */
1543 pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
1547 static int intel_815_configure(void)
1551 struct aper_size_info_8 *current_size;
1553 /* attbase - aperture base */
1554 /* the Intel 815 chipset spec. says that bits 29-31 in the
1555 * ATTBASE register are reserved -> try not to write them */
1556 if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
1557 dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
1561 current_size = A_SIZE_8(agp_bridge->current_size);
1564 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
1565 current_size->size_value);
1567 /* address to map to */
1568 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1569 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1571 pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
1572 addr &= INTEL_815_ATTBASE_MASK;
1573 addr |= agp_bridge->gatt_bus_addr;
1574 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
1577 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1580 pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
1581 pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
1583 /* clear any possible error conditions */
1584 /* Oddness : this chipset seems to have no ERRSTS register ! */
1588 static void intel_820_tlbflush(struct agp_memory *mem)
1593 static void intel_820_cleanup(void)
1596 struct aper_size_info_8 *previous_size;
1598 previous_size = A_SIZE_8(agp_bridge->previous_size);
1599 pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
1600 pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
1602 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
1603 previous_size->size_value);
1607 static int intel_820_configure(void)
1611 struct aper_size_info_8 *current_size;
1613 current_size = A_SIZE_8(agp_bridge->current_size);
1616 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1618 /* address to map to */
1619 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1620 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1622 /* attbase - aperture base */
1623 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1626 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1628 /* global enable aperture access */
1629 /* This flag is not accessed through MCHCFG register as in */
1631 pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
1632 pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
1633 /* clear any possible AGP-related error conditions */
1634 pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
1638 static int intel_840_configure(void)
1642 struct aper_size_info_8 *current_size;
1644 current_size = A_SIZE_8(agp_bridge->current_size);
1647 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1649 /* address to map to */
1650 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1651 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1653 /* attbase - aperture base */
1654 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1657 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1660 pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
1661 pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
1662 /* clear any possible error conditions */
1663 pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
1667 static int intel_845_configure(void)
1671 struct aper_size_info_8 *current_size;
1673 current_size = A_SIZE_8(agp_bridge->current_size);
1676 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1678 if (agp_bridge->apbase_config != 0) {
1679 pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
1680 agp_bridge->apbase_config);
1682 /* address to map to */
1683 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1684 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1685 agp_bridge->apbase_config = temp;
1688 /* attbase - aperture base */
1689 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1692 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1695 pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
1696 pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
1697 /* clear any possible error conditions */
1698 pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
1700 intel_i830_setup_flush();
1704 static int intel_850_configure(void)
1708 struct aper_size_info_8 *current_size;
1710 current_size = A_SIZE_8(agp_bridge->current_size);
1713 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1715 /* address to map to */
1716 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1717 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1719 /* attbase - aperture base */
1720 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1723 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1726 pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
1727 pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
1728 /* clear any possible AGP-related error conditions */
1729 pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
1733 static int intel_860_configure(void)
1737 struct aper_size_info_8 *current_size;
1739 current_size = A_SIZE_8(agp_bridge->current_size);
1742 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1744 /* address to map to */
1745 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1746 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1748 /* attbase - aperture base */
1749 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1752 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1755 pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
1756 pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
1757 /* clear any possible AGP-related error conditions */
1758 pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
1762 static int intel_830mp_configure(void)
1766 struct aper_size_info_8 *current_size;
1768 current_size = A_SIZE_8(agp_bridge->current_size);
1771 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1773 /* address to map to */
1774 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1775 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1777 /* attbase - aperture base */
1778 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1781 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1784 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
1785 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
1786 /* clear any possible AGP-related error conditions */
1787 pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
1791 static int intel_7505_configure(void)
1795 struct aper_size_info_8 *current_size;
1797 current_size = A_SIZE_8(agp_bridge->current_size);
1800 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1802 /* address to map to */
1803 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1804 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1806 /* attbase - aperture base */
1807 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1810 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1813 pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
1814 pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
1819 /* Setup function */
1820 static const struct gatt_mask intel_generic_masks[] =
1822 {.mask = 0x00000017, .type = 0}
1825 static const struct aper_size_info_8 intel_815_sizes[2] =
1831 static const struct aper_size_info_8 intel_8xx_sizes[7] =
1834 {128, 32768, 5, 32},
1842 static const struct aper_size_info_16 intel_generic_sizes[7] =
1845 {128, 32768, 5, 32},
1853 static const struct aper_size_info_8 intel_830mp_sizes[4] =
1856 {128, 32768, 5, 32},
1861 static const struct agp_bridge_driver intel_generic_driver = {
1862 .owner = THIS_MODULE,
1863 .aperture_sizes = intel_generic_sizes,
1864 .size_type = U16_APER_SIZE,
1865 .num_aperture_sizes = 7,
1866 .configure = intel_configure,
1867 .fetch_size = intel_fetch_size,
1868 .cleanup = intel_cleanup,
1869 .tlb_flush = intel_tlbflush,
1870 .mask_memory = agp_generic_mask_memory,
1871 .masks = intel_generic_masks,
1872 .agp_enable = agp_generic_enable,
1873 .cache_flush = global_cache_flush,
1874 .create_gatt_table = agp_generic_create_gatt_table,
1875 .free_gatt_table = agp_generic_free_gatt_table,
1876 .insert_memory = agp_generic_insert_memory,
1877 .remove_memory = agp_generic_remove_memory,
1878 .alloc_by_type = agp_generic_alloc_by_type,
1879 .free_by_type = agp_generic_free_by_type,
1880 .agp_alloc_page = agp_generic_alloc_page,
1881 .agp_alloc_pages = agp_generic_alloc_pages,
1882 .agp_destroy_page = agp_generic_destroy_page,
1883 .agp_destroy_pages = agp_generic_destroy_pages,
1884 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
1887 static const struct agp_bridge_driver intel_810_driver = {
1888 .owner = THIS_MODULE,
1889 .aperture_sizes = intel_i810_sizes,
1890 .size_type = FIXED_APER_SIZE,
1891 .num_aperture_sizes = 2,
1892 .needs_scratch_page = true,
1893 .configure = intel_i810_configure,
1894 .fetch_size = intel_i810_fetch_size,
1895 .cleanup = intel_i810_cleanup,
1896 .tlb_flush = intel_i810_tlbflush,
1897 .mask_memory = intel_i810_mask_memory,
1898 .masks = intel_i810_masks,
1899 .agp_enable = intel_i810_agp_enable,
1900 .cache_flush = global_cache_flush,
1901 .create_gatt_table = agp_generic_create_gatt_table,
1902 .free_gatt_table = agp_generic_free_gatt_table,
1903 .insert_memory = intel_i810_insert_entries,
1904 .remove_memory = intel_i810_remove_entries,
1905 .alloc_by_type = intel_i810_alloc_by_type,
1906 .free_by_type = intel_i810_free_by_type,
1907 .agp_alloc_page = agp_generic_alloc_page,
1908 .agp_alloc_pages = agp_generic_alloc_pages,
1909 .agp_destroy_page = agp_generic_destroy_page,
1910 .agp_destroy_pages = agp_generic_destroy_pages,
1911 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
1914 static const struct agp_bridge_driver intel_815_driver = {
1915 .owner = THIS_MODULE,
1916 .aperture_sizes = intel_815_sizes,
1917 .size_type = U8_APER_SIZE,
1918 .num_aperture_sizes = 2,
1919 .configure = intel_815_configure,
1920 .fetch_size = intel_815_fetch_size,
1921 .cleanup = intel_8xx_cleanup,
1922 .tlb_flush = intel_8xx_tlbflush,
1923 .mask_memory = agp_generic_mask_memory,
1924 .masks = intel_generic_masks,
1925 .agp_enable = agp_generic_enable,
1926 .cache_flush = global_cache_flush,
1927 .create_gatt_table = agp_generic_create_gatt_table,
1928 .free_gatt_table = agp_generic_free_gatt_table,
1929 .insert_memory = agp_generic_insert_memory,
1930 .remove_memory = agp_generic_remove_memory,
1931 .alloc_by_type = agp_generic_alloc_by_type,
1932 .free_by_type = agp_generic_free_by_type,
1933 .agp_alloc_page = agp_generic_alloc_page,
1934 .agp_alloc_pages = agp_generic_alloc_pages,
1935 .agp_destroy_page = agp_generic_destroy_page,
1936 .agp_destroy_pages = agp_generic_destroy_pages,
1937 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
1940 static const struct agp_bridge_driver intel_830_driver = {
1941 .owner = THIS_MODULE,
1942 .aperture_sizes = intel_i830_sizes,
1943 .size_type = FIXED_APER_SIZE,
1944 .num_aperture_sizes = 4,
1945 .needs_scratch_page = true,
1946 .configure = intel_i830_configure,
1947 .fetch_size = intel_i830_fetch_size,
1948 .cleanup = intel_i830_cleanup,
1949 .tlb_flush = intel_i810_tlbflush,
1950 .mask_memory = intel_i810_mask_memory,
1951 .masks = intel_i810_masks,
1952 .agp_enable = intel_i810_agp_enable,
1953 .cache_flush = global_cache_flush,
1954 .create_gatt_table = intel_i830_create_gatt_table,
1955 .free_gatt_table = intel_i830_free_gatt_table,
1956 .insert_memory = intel_i830_insert_entries,
1957 .remove_memory = intel_i830_remove_entries,
1958 .alloc_by_type = intel_i830_alloc_by_type,
1959 .free_by_type = intel_i810_free_by_type,
1960 .agp_alloc_page = agp_generic_alloc_page,
1961 .agp_alloc_pages = agp_generic_alloc_pages,
1962 .agp_destroy_page = agp_generic_destroy_page,
1963 .agp_destroy_pages = agp_generic_destroy_pages,
1964 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1965 .chipset_flush = intel_i830_chipset_flush,
1968 static const struct agp_bridge_driver intel_820_driver = {
1969 .owner = THIS_MODULE,
1970 .aperture_sizes = intel_8xx_sizes,
1971 .size_type = U8_APER_SIZE,
1972 .num_aperture_sizes = 7,
1973 .configure = intel_820_configure,
1974 .fetch_size = intel_8xx_fetch_size,
1975 .cleanup = intel_820_cleanup,
1976 .tlb_flush = intel_820_tlbflush,
1977 .mask_memory = agp_generic_mask_memory,
1978 .masks = intel_generic_masks,
1979 .agp_enable = agp_generic_enable,
1980 .cache_flush = global_cache_flush,
1981 .create_gatt_table = agp_generic_create_gatt_table,
1982 .free_gatt_table = agp_generic_free_gatt_table,
1983 .insert_memory = agp_generic_insert_memory,
1984 .remove_memory = agp_generic_remove_memory,
1985 .alloc_by_type = agp_generic_alloc_by_type,
1986 .free_by_type = agp_generic_free_by_type,
1987 .agp_alloc_page = agp_generic_alloc_page,
1988 .agp_alloc_pages = agp_generic_alloc_pages,
1989 .agp_destroy_page = agp_generic_destroy_page,
1990 .agp_destroy_pages = agp_generic_destroy_pages,
1991 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
1994 static const struct agp_bridge_driver intel_830mp_driver = {
1995 .owner = THIS_MODULE,
1996 .aperture_sizes = intel_830mp_sizes,
1997 .size_type = U8_APER_SIZE,
1998 .num_aperture_sizes = 4,
1999 .configure = intel_830mp_configure,
2000 .fetch_size = intel_8xx_fetch_size,
2001 .cleanup = intel_8xx_cleanup,
2002 .tlb_flush = intel_8xx_tlbflush,
2003 .mask_memory = agp_generic_mask_memory,
2004 .masks = intel_generic_masks,
2005 .agp_enable = agp_generic_enable,
2006 .cache_flush = global_cache_flush,
2007 .create_gatt_table = agp_generic_create_gatt_table,
2008 .free_gatt_table = agp_generic_free_gatt_table,
2009 .insert_memory = agp_generic_insert_memory,
2010 .remove_memory = agp_generic_remove_memory,
2011 .alloc_by_type = agp_generic_alloc_by_type,
2012 .free_by_type = agp_generic_free_by_type,
2013 .agp_alloc_page = agp_generic_alloc_page,
2014 .agp_alloc_pages = agp_generic_alloc_pages,
2015 .agp_destroy_page = agp_generic_destroy_page,
2016 .agp_destroy_pages = agp_generic_destroy_pages,
2017 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
2020 static const struct agp_bridge_driver intel_840_driver = {
2021 .owner = THIS_MODULE,
2022 .aperture_sizes = intel_8xx_sizes,
2023 .size_type = U8_APER_SIZE,
2024 .num_aperture_sizes = 7,
2025 .configure = intel_840_configure,
2026 .fetch_size = intel_8xx_fetch_size,
2027 .cleanup = intel_8xx_cleanup,
2028 .tlb_flush = intel_8xx_tlbflush,
2029 .mask_memory = agp_generic_mask_memory,
2030 .masks = intel_generic_masks,
2031 .agp_enable = agp_generic_enable,
2032 .cache_flush = global_cache_flush,
2033 .create_gatt_table = agp_generic_create_gatt_table,
2034 .free_gatt_table = agp_generic_free_gatt_table,
2035 .insert_memory = agp_generic_insert_memory,
2036 .remove_memory = agp_generic_remove_memory,
2037 .alloc_by_type = agp_generic_alloc_by_type,
2038 .free_by_type = agp_generic_free_by_type,
2039 .agp_alloc_page = agp_generic_alloc_page,
2040 .agp_alloc_pages = agp_generic_alloc_pages,
2041 .agp_destroy_page = agp_generic_destroy_page,
2042 .agp_destroy_pages = agp_generic_destroy_pages,
2043 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
2046 static const struct agp_bridge_driver intel_845_driver = {
2047 .owner = THIS_MODULE,
2048 .aperture_sizes = intel_8xx_sizes,
2049 .size_type = U8_APER_SIZE,
2050 .num_aperture_sizes = 7,
2051 .configure = intel_845_configure,
2052 .fetch_size = intel_8xx_fetch_size,
2053 .cleanup = intel_8xx_cleanup,
2054 .tlb_flush = intel_8xx_tlbflush,
2055 .mask_memory = agp_generic_mask_memory,
2056 .masks = intel_generic_masks,
2057 .agp_enable = agp_generic_enable,
2058 .cache_flush = global_cache_flush,
2059 .create_gatt_table = agp_generic_create_gatt_table,
2060 .free_gatt_table = agp_generic_free_gatt_table,
2061 .insert_memory = agp_generic_insert_memory,
2062 .remove_memory = agp_generic_remove_memory,
2063 .alloc_by_type = agp_generic_alloc_by_type,
2064 .free_by_type = agp_generic_free_by_type,
2065 .agp_alloc_page = agp_generic_alloc_page,
2066 .agp_alloc_pages = agp_generic_alloc_pages,
2067 .agp_destroy_page = agp_generic_destroy_page,
2068 .agp_destroy_pages = agp_generic_destroy_pages,
2069 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
2070 .chipset_flush = intel_i830_chipset_flush,
2073 static const struct agp_bridge_driver intel_850_driver = {
2074 .owner = THIS_MODULE,
2075 .aperture_sizes = intel_8xx_sizes,
2076 .size_type = U8_APER_SIZE,
2077 .num_aperture_sizes = 7,
2078 .configure = intel_850_configure,
2079 .fetch_size = intel_8xx_fetch_size,
2080 .cleanup = intel_8xx_cleanup,
2081 .tlb_flush = intel_8xx_tlbflush,
2082 .mask_memory = agp_generic_mask_memory,
2083 .masks = intel_generic_masks,
2084 .agp_enable = agp_generic_enable,
2085 .cache_flush = global_cache_flush,
2086 .create_gatt_table = agp_generic_create_gatt_table,
2087 .free_gatt_table = agp_generic_free_gatt_table,
2088 .insert_memory = agp_generic_insert_memory,
2089 .remove_memory = agp_generic_remove_memory,
2090 .alloc_by_type = agp_generic_alloc_by_type,
2091 .free_by_type = agp_generic_free_by_type,
2092 .agp_alloc_page = agp_generic_alloc_page,
2093 .agp_alloc_pages = agp_generic_alloc_pages,
2094 .agp_destroy_page = agp_generic_destroy_page,
2095 .agp_destroy_pages = agp_generic_destroy_pages,
2096 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
2099 static const struct agp_bridge_driver intel_860_driver = {
2100 .owner = THIS_MODULE,
2101 .aperture_sizes = intel_8xx_sizes,
2102 .size_type = U8_APER_SIZE,
2103 .num_aperture_sizes = 7,
2104 .configure = intel_860_configure,
2105 .fetch_size = intel_8xx_fetch_size,
2106 .cleanup = intel_8xx_cleanup,
2107 .tlb_flush = intel_8xx_tlbflush,
2108 .mask_memory = agp_generic_mask_memory,
2109 .masks = intel_generic_masks,
2110 .agp_enable = agp_generic_enable,
2111 .cache_flush = global_cache_flush,
2112 .create_gatt_table = agp_generic_create_gatt_table,
2113 .free_gatt_table = agp_generic_free_gatt_table,
2114 .insert_memory = agp_generic_insert_memory,
2115 .remove_memory = agp_generic_remove_memory,
2116 .alloc_by_type = agp_generic_alloc_by_type,
2117 .free_by_type = agp_generic_free_by_type,
2118 .agp_alloc_page = agp_generic_alloc_page,
2119 .agp_alloc_pages = agp_generic_alloc_pages,
2120 .agp_destroy_page = agp_generic_destroy_page,
2121 .agp_destroy_pages = agp_generic_destroy_pages,
2122 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
2125 static const struct agp_bridge_driver intel_915_driver = {
2126 .owner = THIS_MODULE,
2127 .aperture_sizes = intel_i830_sizes,
2128 .size_type = FIXED_APER_SIZE,
2129 .num_aperture_sizes = 4,
2130 .needs_scratch_page = true,
2131 .configure = intel_i915_configure,
2132 .fetch_size = intel_i9xx_fetch_size,
2133 .cleanup = intel_i915_cleanup,
2134 .tlb_flush = intel_i810_tlbflush,
2135 .mask_memory = intel_i810_mask_memory,
2136 .masks = intel_i810_masks,
2137 .agp_enable = intel_i810_agp_enable,
2138 .cache_flush = global_cache_flush,
2139 .create_gatt_table = intel_i915_create_gatt_table,
2140 .free_gatt_table = intel_i830_free_gatt_table,
2141 .insert_memory = intel_i915_insert_entries,
2142 .remove_memory = intel_i915_remove_entries,
2143 .alloc_by_type = intel_i830_alloc_by_type,
2144 .free_by_type = intel_i810_free_by_type,
2145 .agp_alloc_page = agp_generic_alloc_page,
2146 .agp_alloc_pages = agp_generic_alloc_pages,
2147 .agp_destroy_page = agp_generic_destroy_page,
2148 .agp_destroy_pages = agp_generic_destroy_pages,
2149 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
2150 .chipset_flush = intel_i915_chipset_flush,
2151 #ifdef USE_PCI_DMA_API
2152 .agp_map_page = intel_agp_map_page,
2153 .agp_unmap_page = intel_agp_unmap_page,
2154 .agp_map_memory = intel_agp_map_memory,
2155 .agp_unmap_memory = intel_agp_unmap_memory,
2159 static const struct agp_bridge_driver intel_i965_driver = {
2160 .owner = THIS_MODULE,
2161 .aperture_sizes = intel_i830_sizes,
2162 .size_type = FIXED_APER_SIZE,
2163 .num_aperture_sizes = 4,
2164 .needs_scratch_page = true,
2165 .configure = intel_i915_configure,
2166 .fetch_size = intel_i9xx_fetch_size,
2167 .cleanup = intel_i915_cleanup,
2168 .tlb_flush = intel_i810_tlbflush,
2169 .mask_memory = intel_i965_mask_memory,
2170 .masks = intel_i810_masks,
2171 .agp_enable = intel_i810_agp_enable,
2172 .cache_flush = global_cache_flush,
2173 .create_gatt_table = intel_i965_create_gatt_table,
2174 .free_gatt_table = intel_i830_free_gatt_table,
2175 .insert_memory = intel_i915_insert_entries,
2176 .remove_memory = intel_i915_remove_entries,
2177 .alloc_by_type = intel_i830_alloc_by_type,
2178 .free_by_type = intel_i810_free_by_type,
2179 .agp_alloc_page = agp_generic_alloc_page,
2180 .agp_alloc_pages = agp_generic_alloc_pages,
2181 .agp_destroy_page = agp_generic_destroy_page,
2182 .agp_destroy_pages = agp_generic_destroy_pages,
2183 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
2184 .chipset_flush = intel_i915_chipset_flush,
2185 #ifdef USE_PCI_DMA_API
2186 .agp_map_page = intel_agp_map_page,
2187 .agp_unmap_page = intel_agp_unmap_page,
2188 .agp_map_memory = intel_agp_map_memory,
2189 .agp_unmap_memory = intel_agp_unmap_memory,
2193 static const struct agp_bridge_driver intel_7505_driver = {
2194 .owner = THIS_MODULE,
2195 .aperture_sizes = intel_8xx_sizes,
2196 .size_type = U8_APER_SIZE,
2197 .num_aperture_sizes = 7,
2198 .configure = intel_7505_configure,
2199 .fetch_size = intel_8xx_fetch_size,
2200 .cleanup = intel_8xx_cleanup,
2201 .tlb_flush = intel_8xx_tlbflush,
2202 .mask_memory = agp_generic_mask_memory,
2203 .masks = intel_generic_masks,
2204 .agp_enable = agp_generic_enable,
2205 .cache_flush = global_cache_flush,
2206 .create_gatt_table = agp_generic_create_gatt_table,
2207 .free_gatt_table = agp_generic_free_gatt_table,
2208 .insert_memory = agp_generic_insert_memory,
2209 .remove_memory = agp_generic_remove_memory,
2210 .alloc_by_type = agp_generic_alloc_by_type,
2211 .free_by_type = agp_generic_free_by_type,
2212 .agp_alloc_page = agp_generic_alloc_page,
2213 .agp_alloc_pages = agp_generic_alloc_pages,
2214 .agp_destroy_page = agp_generic_destroy_page,
2215 .agp_destroy_pages = agp_generic_destroy_pages,
2216 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
2219 static const struct agp_bridge_driver intel_g33_driver = {
2220 .owner = THIS_MODULE,
2221 .aperture_sizes = intel_i830_sizes,
2222 .size_type = FIXED_APER_SIZE,
2223 .num_aperture_sizes = 4,
2224 .needs_scratch_page = true,
2225 .configure = intel_i915_configure,
2226 .fetch_size = intel_i9xx_fetch_size,
2227 .cleanup = intel_i915_cleanup,
2228 .tlb_flush = intel_i810_tlbflush,
2229 .mask_memory = intel_i965_mask_memory,
2230 .masks = intel_i810_masks,
2231 .agp_enable = intel_i810_agp_enable,
2232 .cache_flush = global_cache_flush,
2233 .create_gatt_table = intel_i915_create_gatt_table,
2234 .free_gatt_table = intel_i830_free_gatt_table,
2235 .insert_memory = intel_i915_insert_entries,
2236 .remove_memory = intel_i915_remove_entries,
2237 .alloc_by_type = intel_i830_alloc_by_type,
2238 .free_by_type = intel_i810_free_by_type,
2239 .agp_alloc_page = agp_generic_alloc_page,
2240 .agp_alloc_pages = agp_generic_alloc_pages,
2241 .agp_destroy_page = agp_generic_destroy_page,
2242 .agp_destroy_pages = agp_generic_destroy_pages,
2243 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
2244 .chipset_flush = intel_i915_chipset_flush,
2245 #ifdef USE_PCI_DMA_API
2246 .agp_map_page = intel_agp_map_page,
2247 .agp_unmap_page = intel_agp_unmap_page,
2248 .agp_map_memory = intel_agp_map_memory,
2249 .agp_unmap_memory = intel_agp_unmap_memory,
2253 static int find_gmch(u16 device)
2255 struct pci_dev *gmch_device;
2257 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
2258 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
2259 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
2260 device, gmch_device);
2266 intel_private.pcidev = gmch_device;
2270 /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
2271 * driver and gmch_driver must be non-null, and find_gmch will determine
2272 * which one should be used if a gmch_chip_id is present.
2274 static const struct intel_driver_description {
2275 unsigned int chip_id;
2276 unsigned int gmch_chip_id;
2277 unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
2279 const struct agp_bridge_driver *driver;
2280 const struct agp_bridge_driver *gmch_driver;
2281 } intel_agp_chipsets[] = {
2282 { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
2283 { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
2284 { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
2285 { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
2286 NULL, &intel_810_driver },
2287 { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
2288 NULL, &intel_810_driver },
2289 { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
2290 NULL, &intel_810_driver },
2291 { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
2292 &intel_815_driver, &intel_810_driver },
2293 { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
2294 { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
2295 { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
2296 &intel_830mp_driver, &intel_830_driver },
2297 { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
2298 { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
2299 { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
2300 &intel_845_driver, &intel_830_driver },
2301 { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
2302 { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
2303 &intel_845_driver, &intel_830_driver },
2304 { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
2305 { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
2306 &intel_845_driver, &intel_830_driver },
2307 { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
2308 { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
2309 &intel_845_driver, &intel_830_driver },
2310 { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
2311 { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
2312 NULL, &intel_915_driver },
2313 { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
2314 NULL, &intel_915_driver },
2315 { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
2316 NULL, &intel_915_driver },
2317 { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
2318 NULL, &intel_915_driver },
2319 { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
2320 NULL, &intel_915_driver },
2321 { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
2322 NULL, &intel_915_driver },
2323 { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
2324 NULL, &intel_i965_driver },
2325 { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
2326 NULL, &intel_i965_driver },
2327 { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
2328 NULL, &intel_i965_driver },
2329 { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
2330 NULL, &intel_i965_driver },
2331 { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
2332 NULL, &intel_i965_driver },
2333 { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
2334 NULL, &intel_i965_driver },
2335 { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
2336 { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
2337 { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
2338 NULL, &intel_g33_driver },
2339 { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
2340 NULL, &intel_g33_driver },
2341 { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
2342 NULL, &intel_g33_driver },
2343 { PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, 0, "Pineview",
2344 NULL, &intel_g33_driver },
2345 { PCI_DEVICE_ID_INTEL_PINEVIEW_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_IG, 0, "Pineview",
2346 NULL, &intel_g33_driver },
2347 { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
2348 "GM45", NULL, &intel_i965_driver },
2349 { PCI_DEVICE_ID_INTEL_EAGLELAKE_HB, PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, 0,
2350 "Eaglelake", NULL, &intel_i965_driver },
2351 { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
2352 "Q45/Q43", NULL, &intel_i965_driver },
2353 { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
2354 "G45/G43", NULL, &intel_i965_driver },
2355 { PCI_DEVICE_ID_INTEL_B43_HB, PCI_DEVICE_ID_INTEL_B43_IG, 0,
2356 "B43", NULL, &intel_i965_driver },
2357 { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
2358 "G41", NULL, &intel_i965_driver },
2359 { PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG, 0,
2360 "Ironlake/D", NULL, &intel_i965_driver },
2361 { PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
2362 "Ironlake/M", NULL, &intel_i965_driver },
2363 { PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
2364 "Ironlake/MA", NULL, &intel_i965_driver },
2365 { PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
2366 "Ironlake/MC2", NULL, &intel_i965_driver },
2367 { 0, 0, 0, NULL, NULL, NULL }
2370 static int __devinit agp_intel_probe(struct pci_dev *pdev,
2371 const struct pci_device_id *ent)
2373 struct agp_bridge_data *bridge;
2378 cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
2380 bridge = agp_alloc_bridge();
2384 for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
2385 /* In case that multiple models of gfx chip may
2386 stand on same host bridge type, this can be
2387 sure we detect the right IGD. */
2388 if (pdev->device == intel_agp_chipsets[i].chip_id) {
2389 if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
2390 find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
2392 intel_agp_chipsets[i].gmch_driver;
2394 } else if (intel_agp_chipsets[i].multi_gmch_chip) {
2397 bridge->driver = intel_agp_chipsets[i].driver;
2403 if (intel_agp_chipsets[i].name == NULL) {
2405 dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
2406 pdev->vendor, pdev->device);
2407 agp_put_bridge(bridge);
2411 if (bridge->driver == NULL) {
2412 /* bridge has no AGP and no IGD detected */
2414 dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
2415 intel_agp_chipsets[i].gmch_chip_id);
2416 agp_put_bridge(bridge);
2421 bridge->capndx = cap_ptr;
2422 bridge->dev_private_data = &intel_private;
2424 dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
2427 * The following fixes the case where the BIOS has "forgotten" to
2428 * provide an address range for the GART.
2429 * 20030610 - hamish@zot.org
2431 r = &pdev->resource[0];
2432 if (!r->start && r->end) {
2433 if (pci_assign_resource(pdev, 0)) {
2434 dev_err(&pdev->dev, "can't assign resource 0\n");
2435 agp_put_bridge(bridge);
2441 * If the device has not been properly setup, the following will catch
2442 * the problem and should stop the system from crashing.
2443 * 20030610 - hamish@zot.org
2445 if (pci_enable_device(pdev)) {
2446 dev_err(&pdev->dev, "can't enable PCI device\n");
2447 agp_put_bridge(bridge);
2451 /* Fill in the mode register */
2453 pci_read_config_dword(pdev,
2454 bridge->capndx+PCI_AGP_STATUS,
2458 if (bridge->driver->mask_memory == intel_i965_mask_memory)
2459 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(36)))
2460 dev_err(&intel_private.pcidev->dev,
2461 "set gfx device dma mask 36bit failed!\n");
2463 pci_set_drvdata(pdev, bridge);
2464 return agp_add_bridge(bridge);
2467 static void __devexit agp_intel_remove(struct pci_dev *pdev)
2469 struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
2471 agp_remove_bridge(bridge);
2473 if (intel_private.pcidev)
2474 pci_dev_put(intel_private.pcidev);
2476 agp_put_bridge(bridge);
2480 static int agp_intel_resume(struct pci_dev *pdev)
2482 struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
2485 if (bridge->driver == &intel_generic_driver)
2487 else if (bridge->driver == &intel_850_driver)
2488 intel_850_configure();
2489 else if (bridge->driver == &intel_845_driver)
2490 intel_845_configure();
2491 else if (bridge->driver == &intel_830mp_driver)
2492 intel_830mp_configure();
2493 else if (bridge->driver == &intel_915_driver)
2494 intel_i915_configure();
2495 else if (bridge->driver == &intel_830_driver)
2496 intel_i830_configure();
2497 else if (bridge->driver == &intel_810_driver)
2498 intel_i810_configure();
2499 else if (bridge->driver == &intel_i965_driver)
2500 intel_i915_configure();
2502 ret_val = agp_rebind_memory();
2510 static struct pci_device_id agp_intel_pci_table[] = {
2513 .class = (PCI_CLASS_BRIDGE_HOST << 8), \
2515 .vendor = PCI_VENDOR_ID_INTEL, \
2517 .subvendor = PCI_ANY_ID, \
2518 .subdevice = PCI_ANY_ID, \
2520 ID(PCI_DEVICE_ID_INTEL_82443LX_0),
2521 ID(PCI_DEVICE_ID_INTEL_82443BX_0),
2522 ID(PCI_DEVICE_ID_INTEL_82443GX_0),
2523 ID(PCI_DEVICE_ID_INTEL_82810_MC1),
2524 ID(PCI_DEVICE_ID_INTEL_82810_MC3),
2525 ID(PCI_DEVICE_ID_INTEL_82810E_MC),
2526 ID(PCI_DEVICE_ID_INTEL_82815_MC),
2527 ID(PCI_DEVICE_ID_INTEL_82820_HB),
2528 ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
2529 ID(PCI_DEVICE_ID_INTEL_82830_HB),
2530 ID(PCI_DEVICE_ID_INTEL_82840_HB),
2531 ID(PCI_DEVICE_ID_INTEL_82845_HB),
2532 ID(PCI_DEVICE_ID_INTEL_82845G_HB),
2533 ID(PCI_DEVICE_ID_INTEL_82850_HB),
2534 ID(PCI_DEVICE_ID_INTEL_82854_HB),
2535 ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
2536 ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
2537 ID(PCI_DEVICE_ID_INTEL_82860_HB),
2538 ID(PCI_DEVICE_ID_INTEL_82865_HB),
2539 ID(PCI_DEVICE_ID_INTEL_82875_HB),
2540 ID(PCI_DEVICE_ID_INTEL_7505_0),
2541 ID(PCI_DEVICE_ID_INTEL_7205_0),
2542 ID(PCI_DEVICE_ID_INTEL_E7221_HB),
2543 ID(PCI_DEVICE_ID_INTEL_82915G_HB),
2544 ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
2545 ID(PCI_DEVICE_ID_INTEL_82945G_HB),
2546 ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
2547 ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
2548 ID(PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB),
2549 ID(PCI_DEVICE_ID_INTEL_PINEVIEW_HB),
2550 ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
2551 ID(PCI_DEVICE_ID_INTEL_82G35_HB),
2552 ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
2553 ID(PCI_DEVICE_ID_INTEL_82965G_HB),
2554 ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
2555 ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
2556 ID(PCI_DEVICE_ID_INTEL_G33_HB),
2557 ID(PCI_DEVICE_ID_INTEL_Q35_HB),
2558 ID(PCI_DEVICE_ID_INTEL_Q33_HB),
2559 ID(PCI_DEVICE_ID_INTEL_GM45_HB),
2560 ID(PCI_DEVICE_ID_INTEL_EAGLELAKE_HB),
2561 ID(PCI_DEVICE_ID_INTEL_Q45_HB),
2562 ID(PCI_DEVICE_ID_INTEL_G45_HB),
2563 ID(PCI_DEVICE_ID_INTEL_G41_HB),
2564 ID(PCI_DEVICE_ID_INTEL_B43_HB),
2565 ID(PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB),
2566 ID(PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB),
2567 ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB),
2568 ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB),
2572 MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
2574 static struct pci_driver agp_intel_pci_driver = {
2575 .name = "agpgart-intel",
2576 .id_table = agp_intel_pci_table,
2577 .probe = agp_intel_probe,
2578 .remove = __devexit_p(agp_intel_remove),
2580 .resume = agp_intel_resume,
2584 static int __init agp_intel_init(void)
2588 return pci_register_driver(&agp_intel_pci_driver);
2591 static void __exit agp_intel_cleanup(void)
2593 pci_unregister_driver(&agp_intel_pci_driver);
2596 module_init(agp_intel_init);
2597 module_exit(agp_intel_cleanup);
2599 MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
2600 MODULE_LICENSE("GPL and additional rights");