Merge tag 'iwlwifi-for-kalle-2016-02-15' of https://git.kernel.org/pub/scm/linux...
[cascardo/linux.git] / drivers / dma / dw / core.c
1 /*
2  * Core driver for the Synopsys DesignWare DMA Controller
3  *
4  * Copyright (C) 2007-2008 Atmel Corporation
5  * Copyright (C) 2010-2011 ST Microelectronics
6  * Copyright (C) 2013 Intel Corporation
7  *
8  * This program is free software; you can redistribute it and/or modify
9  * it under the terms of the GNU General Public License version 2 as
10  * published by the Free Software Foundation.
11  */
12
13 #include <linux/bitops.h>
14 #include <linux/delay.h>
15 #include <linux/dmaengine.h>
16 #include <linux/dma-mapping.h>
17 #include <linux/dmapool.h>
18 #include <linux/err.h>
19 #include <linux/init.h>
20 #include <linux/interrupt.h>
21 #include <linux/io.h>
22 #include <linux/mm.h>
23 #include <linux/module.h>
24 #include <linux/slab.h>
25 #include <linux/pm_runtime.h>
26
27 #include "../dmaengine.h"
28 #include "internal.h"
29
30 /*
31  * This supports the Synopsys "DesignWare AHB Central DMA Controller",
32  * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
33  * of which use ARM any more).  See the "Databook" from Synopsys for
34  * information beyond what licensees probably provide.
35  *
36  * The driver has been tested with the Atmel AT32AP7000, which does not
37  * support descriptor writeback.
38  */
39
40 #define DWC_DEFAULT_CTLLO(_chan) ({                             \
41                 struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan);       \
42                 struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
43                 bool _is_slave = is_slave_direction(_dwc->direction);   \
44                 u8 _smsize = _is_slave ? _sconfig->src_maxburst :       \
45                         DW_DMA_MSIZE_16;                        \
46                 u8 _dmsize = _is_slave ? _sconfig->dst_maxburst :       \
47                         DW_DMA_MSIZE_16;                        \
48                                                                 \
49                 (DWC_CTLL_DST_MSIZE(_dmsize)                    \
50                  | DWC_CTLL_SRC_MSIZE(_smsize)                  \
51                  | DWC_CTLL_LLP_D_EN                            \
52                  | DWC_CTLL_LLP_S_EN                            \
53                  | DWC_CTLL_DMS(_dwc->dst_master)               \
54                  | DWC_CTLL_SMS(_dwc->src_master));             \
55         })
56
57 /*
58  * Number of descriptors to allocate for each channel. This should be
59  * made configurable somehow; preferably, the clients (at least the
60  * ones using slave transfers) should be able to give us a hint.
61  */
62 #define NR_DESCS_PER_CHANNEL    64
63
64 /* The set of bus widths supported by the DMA controller */
65 #define DW_DMA_BUSWIDTHS                          \
66         BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED)       | \
67         BIT(DMA_SLAVE_BUSWIDTH_1_BYTE)          | \
68         BIT(DMA_SLAVE_BUSWIDTH_2_BYTES)         | \
69         BIT(DMA_SLAVE_BUSWIDTH_4_BYTES)
70
71 /*----------------------------------------------------------------------*/
72
73 static struct device *chan2dev(struct dma_chan *chan)
74 {
75         return &chan->dev->device;
76 }
77
78 static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
79 {
80         return to_dw_desc(dwc->active_list.next);
81 }
82
83 static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
84 {
85         struct dw_desc *desc, *_desc;
86         struct dw_desc *ret = NULL;
87         unsigned int i = 0;
88         unsigned long flags;
89
90         spin_lock_irqsave(&dwc->lock, flags);
91         list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
92                 i++;
93                 if (async_tx_test_ack(&desc->txd)) {
94                         list_del(&desc->desc_node);
95                         ret = desc;
96                         break;
97                 }
98                 dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
99         }
100         spin_unlock_irqrestore(&dwc->lock, flags);
101
102         dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
103
104         return ret;
105 }
106
107 /*
108  * Move a descriptor, including any children, to the free list.
109  * `desc' must not be on any lists.
110  */
111 static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
112 {
113         unsigned long flags;
114
115         if (desc) {
116                 struct dw_desc *child;
117
118                 spin_lock_irqsave(&dwc->lock, flags);
119                 list_for_each_entry(child, &desc->tx_list, desc_node)
120                         dev_vdbg(chan2dev(&dwc->chan),
121                                         "moving child desc %p to freelist\n",
122                                         child);
123                 list_splice_init(&desc->tx_list, &dwc->free_list);
124                 dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
125                 list_add(&desc->desc_node, &dwc->free_list);
126                 spin_unlock_irqrestore(&dwc->lock, flags);
127         }
128 }
129
130 static void dwc_initialize(struct dw_dma_chan *dwc)
131 {
132         struct dw_dma *dw = to_dw_dma(dwc->chan.device);
133         struct dw_dma_slave *dws = dwc->chan.private;
134         u32 cfghi = DWC_CFGH_FIFO_MODE;
135         u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
136
137         if (dwc->initialized == true)
138                 return;
139
140         if (dws) {
141                 /*
142                  * We need controller-specific data to set up slave
143                  * transfers.
144                  */
145                 BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
146
147                 cfghi |= DWC_CFGH_DST_PER(dws->dst_id);
148                 cfghi |= DWC_CFGH_SRC_PER(dws->src_id);
149         } else {
150                 cfghi |= DWC_CFGH_DST_PER(dwc->dst_id);
151                 cfghi |= DWC_CFGH_SRC_PER(dwc->src_id);
152         }
153
154         channel_writel(dwc, CFG_LO, cfglo);
155         channel_writel(dwc, CFG_HI, cfghi);
156
157         /* Enable interrupts */
158         channel_set_bit(dw, MASK.XFER, dwc->mask);
159         channel_set_bit(dw, MASK.ERROR, dwc->mask);
160
161         dwc->initialized = true;
162 }
163
164 /*----------------------------------------------------------------------*/
165
166 static inline unsigned int dwc_fast_ffs(unsigned long long v)
167 {
168         /*
169          * We can be a lot more clever here, but this should take care
170          * of the most common optimization.
171          */
172         if (!(v & 7))
173                 return 3;
174         else if (!(v & 3))
175                 return 2;
176         else if (!(v & 1))
177                 return 1;
178         return 0;
179 }
180
181 static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
182 {
183         dev_err(chan2dev(&dwc->chan),
184                 "  SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
185                 channel_readl(dwc, SAR),
186                 channel_readl(dwc, DAR),
187                 channel_readl(dwc, LLP),
188                 channel_readl(dwc, CTL_HI),
189                 channel_readl(dwc, CTL_LO));
190 }
191
192 static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
193 {
194         channel_clear_bit(dw, CH_EN, dwc->mask);
195         while (dma_readl(dw, CH_EN) & dwc->mask)
196                 cpu_relax();
197 }
198
199 /*----------------------------------------------------------------------*/
200
201 /* Perform single block transfer */
202 static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
203                                        struct dw_desc *desc)
204 {
205         struct dw_dma   *dw = to_dw_dma(dwc->chan.device);
206         u32             ctllo;
207
208         /*
209          * Software emulation of LLP mode relies on interrupts to continue
210          * multi block transfer.
211          */
212         ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
213
214         channel_writel(dwc, SAR, desc->lli.sar);
215         channel_writel(dwc, DAR, desc->lli.dar);
216         channel_writel(dwc, CTL_LO, ctllo);
217         channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
218         channel_set_bit(dw, CH_EN, dwc->mask);
219
220         /* Move pointer to next descriptor */
221         dwc->tx_node_active = dwc->tx_node_active->next;
222 }
223
224 /* Called with dwc->lock held and bh disabled */
225 static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
226 {
227         struct dw_dma   *dw = to_dw_dma(dwc->chan.device);
228         unsigned long   was_soft_llp;
229
230         /* ASSERT:  channel is idle */
231         if (dma_readl(dw, CH_EN) & dwc->mask) {
232                 dev_err(chan2dev(&dwc->chan),
233                         "%s: BUG: Attempted to start non-idle channel\n",
234                         __func__);
235                 dwc_dump_chan_regs(dwc);
236
237                 /* The tasklet will hopefully advance the queue... */
238                 return;
239         }
240
241         if (dwc->nollp) {
242                 was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
243                                                 &dwc->flags);
244                 if (was_soft_llp) {
245                         dev_err(chan2dev(&dwc->chan),
246                                 "BUG: Attempted to start new LLP transfer inside ongoing one\n");
247                         return;
248                 }
249
250                 dwc_initialize(dwc);
251
252                 dwc->residue = first->total_len;
253                 dwc->tx_node_active = &first->tx_list;
254
255                 /* Submit first block */
256                 dwc_do_single_block(dwc, first);
257
258                 return;
259         }
260
261         dwc_initialize(dwc);
262
263         channel_writel(dwc, LLP, first->txd.phys);
264         channel_writel(dwc, CTL_LO,
265                         DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
266         channel_writel(dwc, CTL_HI, 0);
267         channel_set_bit(dw, CH_EN, dwc->mask);
268 }
269
270 static void dwc_dostart_first_queued(struct dw_dma_chan *dwc)
271 {
272         struct dw_desc *desc;
273
274         if (list_empty(&dwc->queue))
275                 return;
276
277         list_move(dwc->queue.next, &dwc->active_list);
278         desc = dwc_first_active(dwc);
279         dev_vdbg(chan2dev(&dwc->chan), "%s: started %u\n", __func__, desc->txd.cookie);
280         dwc_dostart(dwc, desc);
281 }
282
283 /*----------------------------------------------------------------------*/
284
285 static void
286 dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
287                 bool callback_required)
288 {
289         dma_async_tx_callback           callback = NULL;
290         void                            *param = NULL;
291         struct dma_async_tx_descriptor  *txd = &desc->txd;
292         struct dw_desc                  *child;
293         unsigned long                   flags;
294
295         dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
296
297         spin_lock_irqsave(&dwc->lock, flags);
298         dma_cookie_complete(txd);
299         if (callback_required) {
300                 callback = txd->callback;
301                 param = txd->callback_param;
302         }
303
304         /* async_tx_ack */
305         list_for_each_entry(child, &desc->tx_list, desc_node)
306                 async_tx_ack(&child->txd);
307         async_tx_ack(&desc->txd);
308
309         list_splice_init(&desc->tx_list, &dwc->free_list);
310         list_move(&desc->desc_node, &dwc->free_list);
311
312         dma_descriptor_unmap(txd);
313         spin_unlock_irqrestore(&dwc->lock, flags);
314
315         if (callback)
316                 callback(param);
317 }
318
319 static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
320 {
321         struct dw_desc *desc, *_desc;
322         LIST_HEAD(list);
323         unsigned long flags;
324
325         spin_lock_irqsave(&dwc->lock, flags);
326         if (dma_readl(dw, CH_EN) & dwc->mask) {
327                 dev_err(chan2dev(&dwc->chan),
328                         "BUG: XFER bit set, but channel not idle!\n");
329
330                 /* Try to continue after resetting the channel... */
331                 dwc_chan_disable(dw, dwc);
332         }
333
334         /*
335          * Submit queued descriptors ASAP, i.e. before we go through
336          * the completed ones.
337          */
338         list_splice_init(&dwc->active_list, &list);
339         dwc_dostart_first_queued(dwc);
340
341         spin_unlock_irqrestore(&dwc->lock, flags);
342
343         list_for_each_entry_safe(desc, _desc, &list, desc_node)
344                 dwc_descriptor_complete(dwc, desc, true);
345 }
346
347 /* Returns how many bytes were already received from source */
348 static inline u32 dwc_get_sent(struct dw_dma_chan *dwc)
349 {
350         u32 ctlhi = channel_readl(dwc, CTL_HI);
351         u32 ctllo = channel_readl(dwc, CTL_LO);
352
353         return (ctlhi & DWC_CTLH_BLOCK_TS_MASK) * (1 << (ctllo >> 4 & 7));
354 }
355
356 static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
357 {
358         dma_addr_t llp;
359         struct dw_desc *desc, *_desc;
360         struct dw_desc *child;
361         u32 status_xfer;
362         unsigned long flags;
363
364         spin_lock_irqsave(&dwc->lock, flags);
365         llp = channel_readl(dwc, LLP);
366         status_xfer = dma_readl(dw, RAW.XFER);
367
368         if (status_xfer & dwc->mask) {
369                 /* Everything we've submitted is done */
370                 dma_writel(dw, CLEAR.XFER, dwc->mask);
371
372                 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
373                         struct list_head *head, *active = dwc->tx_node_active;
374
375                         /*
376                          * We are inside first active descriptor.
377                          * Otherwise something is really wrong.
378                          */
379                         desc = dwc_first_active(dwc);
380
381                         head = &desc->tx_list;
382                         if (active != head) {
383                                 /* Update desc to reflect last sent one */
384                                 if (active != head->next)
385                                         desc = to_dw_desc(active->prev);
386
387                                 dwc->residue -= desc->len;
388
389                                 child = to_dw_desc(active);
390
391                                 /* Submit next block */
392                                 dwc_do_single_block(dwc, child);
393
394                                 spin_unlock_irqrestore(&dwc->lock, flags);
395                                 return;
396                         }
397
398                         /* We are done here */
399                         clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
400                 }
401
402                 dwc->residue = 0;
403
404                 spin_unlock_irqrestore(&dwc->lock, flags);
405
406                 dwc_complete_all(dw, dwc);
407                 return;
408         }
409
410         if (list_empty(&dwc->active_list)) {
411                 dwc->residue = 0;
412                 spin_unlock_irqrestore(&dwc->lock, flags);
413                 return;
414         }
415
416         if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
417                 dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
418                 spin_unlock_irqrestore(&dwc->lock, flags);
419                 return;
420         }
421
422         dev_vdbg(chan2dev(&dwc->chan), "%s: llp=%pad\n", __func__, &llp);
423
424         list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
425                 /* Initial residue value */
426                 dwc->residue = desc->total_len;
427
428                 /* Check first descriptors addr */
429                 if (desc->txd.phys == llp) {
430                         spin_unlock_irqrestore(&dwc->lock, flags);
431                         return;
432                 }
433
434                 /* Check first descriptors llp */
435                 if (desc->lli.llp == llp) {
436                         /* This one is currently in progress */
437                         dwc->residue -= dwc_get_sent(dwc);
438                         spin_unlock_irqrestore(&dwc->lock, flags);
439                         return;
440                 }
441
442                 dwc->residue -= desc->len;
443                 list_for_each_entry(child, &desc->tx_list, desc_node) {
444                         if (child->lli.llp == llp) {
445                                 /* Currently in progress */
446                                 dwc->residue -= dwc_get_sent(dwc);
447                                 spin_unlock_irqrestore(&dwc->lock, flags);
448                                 return;
449                         }
450                         dwc->residue -= child->len;
451                 }
452
453                 /*
454                  * No descriptors so far seem to be in progress, i.e.
455                  * this one must be done.
456                  */
457                 spin_unlock_irqrestore(&dwc->lock, flags);
458                 dwc_descriptor_complete(dwc, desc, true);
459                 spin_lock_irqsave(&dwc->lock, flags);
460         }
461
462         dev_err(chan2dev(&dwc->chan),
463                 "BUG: All descriptors done, but channel not idle!\n");
464
465         /* Try to continue after resetting the channel... */
466         dwc_chan_disable(dw, dwc);
467
468         dwc_dostart_first_queued(dwc);
469         spin_unlock_irqrestore(&dwc->lock, flags);
470 }
471
472 static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
473 {
474         dev_crit(chan2dev(&dwc->chan), "  desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
475                  lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
476 }
477
478 static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
479 {
480         struct dw_desc *bad_desc;
481         struct dw_desc *child;
482         unsigned long flags;
483
484         dwc_scan_descriptors(dw, dwc);
485
486         spin_lock_irqsave(&dwc->lock, flags);
487
488         /*
489          * The descriptor currently at the head of the active list is
490          * borked. Since we don't have any way to report errors, we'll
491          * just have to scream loudly and try to carry on.
492          */
493         bad_desc = dwc_first_active(dwc);
494         list_del_init(&bad_desc->desc_node);
495         list_move(dwc->queue.next, dwc->active_list.prev);
496
497         /* Clear the error flag and try to restart the controller */
498         dma_writel(dw, CLEAR.ERROR, dwc->mask);
499         if (!list_empty(&dwc->active_list))
500                 dwc_dostart(dwc, dwc_first_active(dwc));
501
502         /*
503          * WARN may seem harsh, but since this only happens
504          * when someone submits a bad physical address in a
505          * descriptor, we should consider ourselves lucky that the
506          * controller flagged an error instead of scribbling over
507          * random memory locations.
508          */
509         dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
510                                        "  cookie: %d\n", bad_desc->txd.cookie);
511         dwc_dump_lli(dwc, &bad_desc->lli);
512         list_for_each_entry(child, &bad_desc->tx_list, desc_node)
513                 dwc_dump_lli(dwc, &child->lli);
514
515         spin_unlock_irqrestore(&dwc->lock, flags);
516
517         /* Pretend the descriptor completed successfully */
518         dwc_descriptor_complete(dwc, bad_desc, true);
519 }
520
521 /* --------------------- Cyclic DMA API extensions -------------------- */
522
523 dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
524 {
525         struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
526         return channel_readl(dwc, SAR);
527 }
528 EXPORT_SYMBOL(dw_dma_get_src_addr);
529
530 dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
531 {
532         struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
533         return channel_readl(dwc, DAR);
534 }
535 EXPORT_SYMBOL(dw_dma_get_dst_addr);
536
537 /* Called with dwc->lock held and all DMAC interrupts disabled */
538 static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
539                 u32 status_err, u32 status_xfer)
540 {
541         unsigned long flags;
542
543         if (dwc->mask) {
544                 void (*callback)(void *param);
545                 void *callback_param;
546
547                 dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
548                                 channel_readl(dwc, LLP));
549
550                 callback = dwc->cdesc->period_callback;
551                 callback_param = dwc->cdesc->period_callback_param;
552
553                 if (callback)
554                         callback(callback_param);
555         }
556
557         /*
558          * Error and transfer complete are highly unlikely, and will most
559          * likely be due to a configuration error by the user.
560          */
561         if (unlikely(status_err & dwc->mask) ||
562                         unlikely(status_xfer & dwc->mask)) {
563                 int i;
564
565                 dev_err(chan2dev(&dwc->chan),
566                         "cyclic DMA unexpected %s interrupt, stopping DMA transfer\n",
567                         status_xfer ? "xfer" : "error");
568
569                 spin_lock_irqsave(&dwc->lock, flags);
570
571                 dwc_dump_chan_regs(dwc);
572
573                 dwc_chan_disable(dw, dwc);
574
575                 /* Make sure DMA does not restart by loading a new list */
576                 channel_writel(dwc, LLP, 0);
577                 channel_writel(dwc, CTL_LO, 0);
578                 channel_writel(dwc, CTL_HI, 0);
579
580                 dma_writel(dw, CLEAR.ERROR, dwc->mask);
581                 dma_writel(dw, CLEAR.XFER, dwc->mask);
582
583                 for (i = 0; i < dwc->cdesc->periods; i++)
584                         dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
585
586                 spin_unlock_irqrestore(&dwc->lock, flags);
587         }
588 }
589
590 /* ------------------------------------------------------------------------- */
591
592 static void dw_dma_tasklet(unsigned long data)
593 {
594         struct dw_dma *dw = (struct dw_dma *)data;
595         struct dw_dma_chan *dwc;
596         u32 status_xfer;
597         u32 status_err;
598         int i;
599
600         status_xfer = dma_readl(dw, RAW.XFER);
601         status_err = dma_readl(dw, RAW.ERROR);
602
603         dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
604
605         for (i = 0; i < dw->dma.chancnt; i++) {
606                 dwc = &dw->chan[i];
607                 if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
608                         dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
609                 else if (status_err & (1 << i))
610                         dwc_handle_error(dw, dwc);
611                 else if (status_xfer & (1 << i))
612                         dwc_scan_descriptors(dw, dwc);
613         }
614
615         /*
616          * Re-enable interrupts.
617          */
618         channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
619         channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
620 }
621
622 static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
623 {
624         struct dw_dma *dw = dev_id;
625         u32 status;
626
627         /* Check if we have any interrupt from the DMAC which is not in use */
628         if (!dw->in_use)
629                 return IRQ_NONE;
630
631         status = dma_readl(dw, STATUS_INT);
632         dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__, status);
633
634         /* Check if we have any interrupt from the DMAC */
635         if (!status)
636                 return IRQ_NONE;
637
638         /*
639          * Just disable the interrupts. We'll turn them back on in the
640          * softirq handler.
641          */
642         channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
643         channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
644
645         status = dma_readl(dw, STATUS_INT);
646         if (status) {
647                 dev_err(dw->dma.dev,
648                         "BUG: Unexpected interrupts pending: 0x%x\n",
649                         status);
650
651                 /* Try to recover */
652                 channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
653                 channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
654                 channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
655                 channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
656         }
657
658         tasklet_schedule(&dw->tasklet);
659
660         return IRQ_HANDLED;
661 }
662
663 /*----------------------------------------------------------------------*/
664
665 static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
666 {
667         struct dw_desc          *desc = txd_to_dw_desc(tx);
668         struct dw_dma_chan      *dwc = to_dw_dma_chan(tx->chan);
669         dma_cookie_t            cookie;
670         unsigned long           flags;
671
672         spin_lock_irqsave(&dwc->lock, flags);
673         cookie = dma_cookie_assign(tx);
674
675         /*
676          * REVISIT: We should attempt to chain as many descriptors as
677          * possible, perhaps even appending to those already submitted
678          * for DMA. But this is hard to do in a race-free manner.
679          */
680
681         dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__, desc->txd.cookie);
682         list_add_tail(&desc->desc_node, &dwc->queue);
683
684         spin_unlock_irqrestore(&dwc->lock, flags);
685
686         return cookie;
687 }
688
689 static struct dma_async_tx_descriptor *
690 dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
691                 size_t len, unsigned long flags)
692 {
693         struct dw_dma_chan      *dwc = to_dw_dma_chan(chan);
694         struct dw_dma           *dw = to_dw_dma(chan->device);
695         struct dw_desc          *desc;
696         struct dw_desc          *first;
697         struct dw_desc          *prev;
698         size_t                  xfer_count;
699         size_t                  offset;
700         unsigned int            src_width;
701         unsigned int            dst_width;
702         unsigned int            data_width;
703         u32                     ctllo;
704
705         dev_vdbg(chan2dev(chan),
706                         "%s: d%pad s%pad l0x%zx f0x%lx\n", __func__,
707                         &dest, &src, len, flags);
708
709         if (unlikely(!len)) {
710                 dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
711                 return NULL;
712         }
713
714         dwc->direction = DMA_MEM_TO_MEM;
715
716         data_width = min_t(unsigned int, dw->data_width[dwc->src_master],
717                            dw->data_width[dwc->dst_master]);
718
719         src_width = dst_width = min_t(unsigned int, data_width,
720                                       dwc_fast_ffs(src | dest | len));
721
722         ctllo = DWC_DEFAULT_CTLLO(chan)
723                         | DWC_CTLL_DST_WIDTH(dst_width)
724                         | DWC_CTLL_SRC_WIDTH(src_width)
725                         | DWC_CTLL_DST_INC
726                         | DWC_CTLL_SRC_INC
727                         | DWC_CTLL_FC_M2M;
728         prev = first = NULL;
729
730         for (offset = 0; offset < len; offset += xfer_count << src_width) {
731                 xfer_count = min_t(size_t, (len - offset) >> src_width,
732                                            dwc->block_size);
733
734                 desc = dwc_desc_get(dwc);
735                 if (!desc)
736                         goto err_desc_get;
737
738                 desc->lli.sar = src + offset;
739                 desc->lli.dar = dest + offset;
740                 desc->lli.ctllo = ctllo;
741                 desc->lli.ctlhi = xfer_count;
742                 desc->len = xfer_count << src_width;
743
744                 if (!first) {
745                         first = desc;
746                 } else {
747                         prev->lli.llp = desc->txd.phys;
748                         list_add_tail(&desc->desc_node,
749                                         &first->tx_list);
750                 }
751                 prev = desc;
752         }
753
754         if (flags & DMA_PREP_INTERRUPT)
755                 /* Trigger interrupt after last block */
756                 prev->lli.ctllo |= DWC_CTLL_INT_EN;
757
758         prev->lli.llp = 0;
759         first->txd.flags = flags;
760         first->total_len = len;
761
762         return &first->txd;
763
764 err_desc_get:
765         dwc_desc_put(dwc, first);
766         return NULL;
767 }
768
769 static struct dma_async_tx_descriptor *
770 dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
771                 unsigned int sg_len, enum dma_transfer_direction direction,
772                 unsigned long flags, void *context)
773 {
774         struct dw_dma_chan      *dwc = to_dw_dma_chan(chan);
775         struct dw_dma           *dw = to_dw_dma(chan->device);
776         struct dma_slave_config *sconfig = &dwc->dma_sconfig;
777         struct dw_desc          *prev;
778         struct dw_desc          *first;
779         u32                     ctllo;
780         dma_addr_t              reg;
781         unsigned int            reg_width;
782         unsigned int            mem_width;
783         unsigned int            data_width;
784         unsigned int            i;
785         struct scatterlist      *sg;
786         size_t                  total_len = 0;
787
788         dev_vdbg(chan2dev(chan), "%s\n", __func__);
789
790         if (unlikely(!is_slave_direction(direction) || !sg_len))
791                 return NULL;
792
793         dwc->direction = direction;
794
795         prev = first = NULL;
796
797         switch (direction) {
798         case DMA_MEM_TO_DEV:
799                 reg_width = __ffs(sconfig->dst_addr_width);
800                 reg = sconfig->dst_addr;
801                 ctllo = (DWC_DEFAULT_CTLLO(chan)
802                                 | DWC_CTLL_DST_WIDTH(reg_width)
803                                 | DWC_CTLL_DST_FIX
804                                 | DWC_CTLL_SRC_INC);
805
806                 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
807                         DWC_CTLL_FC(DW_DMA_FC_D_M2P);
808
809                 data_width = dw->data_width[dwc->src_master];
810
811                 for_each_sg(sgl, sg, sg_len, i) {
812                         struct dw_desc  *desc;
813                         u32             len, dlen, mem;
814
815                         mem = sg_dma_address(sg);
816                         len = sg_dma_len(sg);
817
818                         mem_width = min_t(unsigned int,
819                                           data_width, dwc_fast_ffs(mem | len));
820
821 slave_sg_todev_fill_desc:
822                         desc = dwc_desc_get(dwc);
823                         if (!desc)
824                                 goto err_desc_get;
825
826                         desc->lli.sar = mem;
827                         desc->lli.dar = reg;
828                         desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
829                         if ((len >> mem_width) > dwc->block_size) {
830                                 dlen = dwc->block_size << mem_width;
831                                 mem += dlen;
832                                 len -= dlen;
833                         } else {
834                                 dlen = len;
835                                 len = 0;
836                         }
837
838                         desc->lli.ctlhi = dlen >> mem_width;
839                         desc->len = dlen;
840
841                         if (!first) {
842                                 first = desc;
843                         } else {
844                                 prev->lli.llp = desc->txd.phys;
845                                 list_add_tail(&desc->desc_node,
846                                                 &first->tx_list);
847                         }
848                         prev = desc;
849                         total_len += dlen;
850
851                         if (len)
852                                 goto slave_sg_todev_fill_desc;
853                 }
854                 break;
855         case DMA_DEV_TO_MEM:
856                 reg_width = __ffs(sconfig->src_addr_width);
857                 reg = sconfig->src_addr;
858                 ctllo = (DWC_DEFAULT_CTLLO(chan)
859                                 | DWC_CTLL_SRC_WIDTH(reg_width)
860                                 | DWC_CTLL_DST_INC
861                                 | DWC_CTLL_SRC_FIX);
862
863                 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
864                         DWC_CTLL_FC(DW_DMA_FC_D_P2M);
865
866                 data_width = dw->data_width[dwc->dst_master];
867
868                 for_each_sg(sgl, sg, sg_len, i) {
869                         struct dw_desc  *desc;
870                         u32             len, dlen, mem;
871
872                         mem = sg_dma_address(sg);
873                         len = sg_dma_len(sg);
874
875                         mem_width = min_t(unsigned int,
876                                           data_width, dwc_fast_ffs(mem | len));
877
878 slave_sg_fromdev_fill_desc:
879                         desc = dwc_desc_get(dwc);
880                         if (!desc)
881                                 goto err_desc_get;
882
883                         desc->lli.sar = reg;
884                         desc->lli.dar = mem;
885                         desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
886                         if ((len >> reg_width) > dwc->block_size) {
887                                 dlen = dwc->block_size << reg_width;
888                                 mem += dlen;
889                                 len -= dlen;
890                         } else {
891                                 dlen = len;
892                                 len = 0;
893                         }
894                         desc->lli.ctlhi = dlen >> reg_width;
895                         desc->len = dlen;
896
897                         if (!first) {
898                                 first = desc;
899                         } else {
900                                 prev->lli.llp = desc->txd.phys;
901                                 list_add_tail(&desc->desc_node,
902                                                 &first->tx_list);
903                         }
904                         prev = desc;
905                         total_len += dlen;
906
907                         if (len)
908                                 goto slave_sg_fromdev_fill_desc;
909                 }
910                 break;
911         default:
912                 return NULL;
913         }
914
915         if (flags & DMA_PREP_INTERRUPT)
916                 /* Trigger interrupt after last block */
917                 prev->lli.ctllo |= DWC_CTLL_INT_EN;
918
919         prev->lli.llp = 0;
920         first->total_len = total_len;
921
922         return &first->txd;
923
924 err_desc_get:
925         dev_err(chan2dev(chan),
926                 "not enough descriptors available. Direction %d\n", direction);
927         dwc_desc_put(dwc, first);
928         return NULL;
929 }
930
931 bool dw_dma_filter(struct dma_chan *chan, void *param)
932 {
933         struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
934         struct dw_dma_slave *dws = param;
935
936         if (!dws || dws->dma_dev != chan->device->dev)
937                 return false;
938
939         /* We have to copy data since dws can be temporary storage */
940
941         dwc->src_id = dws->src_id;
942         dwc->dst_id = dws->dst_id;
943
944         dwc->src_master = dws->src_master;
945         dwc->dst_master = dws->dst_master;
946
947         return true;
948 }
949 EXPORT_SYMBOL_GPL(dw_dma_filter);
950
951 /*
952  * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
953  * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
954  *
955  * NOTE: burst size 2 is not supported by controller.
956  *
957  * This can be done by finding least significant bit set: n & (n - 1)
958  */
959 static inline void convert_burst(u32 *maxburst)
960 {
961         if (*maxburst > 1)
962                 *maxburst = fls(*maxburst) - 2;
963         else
964                 *maxburst = 0;
965 }
966
967 static int dwc_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
968 {
969         struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
970
971         /* Check if chan will be configured for slave transfers */
972         if (!is_slave_direction(sconfig->direction))
973                 return -EINVAL;
974
975         memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
976         dwc->direction = sconfig->direction;
977
978         convert_burst(&dwc->dma_sconfig.src_maxburst);
979         convert_burst(&dwc->dma_sconfig.dst_maxburst);
980
981         return 0;
982 }
983
984 static int dwc_pause(struct dma_chan *chan)
985 {
986         struct dw_dma_chan      *dwc = to_dw_dma_chan(chan);
987         unsigned long           flags;
988         unsigned int            count = 20;     /* timeout iterations */
989         u32                     cfglo;
990
991         spin_lock_irqsave(&dwc->lock, flags);
992
993         cfglo = channel_readl(dwc, CFG_LO);
994         channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
995         while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY) && count--)
996                 udelay(2);
997
998         dwc->paused = true;
999
1000         spin_unlock_irqrestore(&dwc->lock, flags);
1001
1002         return 0;
1003 }
1004
1005 static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
1006 {
1007         u32 cfglo = channel_readl(dwc, CFG_LO);
1008
1009         channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
1010
1011         dwc->paused = false;
1012 }
1013
1014 static int dwc_resume(struct dma_chan *chan)
1015 {
1016         struct dw_dma_chan      *dwc = to_dw_dma_chan(chan);
1017         unsigned long           flags;
1018
1019         if (!dwc->paused)
1020                 return 0;
1021
1022         spin_lock_irqsave(&dwc->lock, flags);
1023
1024         dwc_chan_resume(dwc);
1025
1026         spin_unlock_irqrestore(&dwc->lock, flags);
1027
1028         return 0;
1029 }
1030
1031 static int dwc_terminate_all(struct dma_chan *chan)
1032 {
1033         struct dw_dma_chan      *dwc = to_dw_dma_chan(chan);
1034         struct dw_dma           *dw = to_dw_dma(chan->device);
1035         struct dw_desc          *desc, *_desc;
1036         unsigned long           flags;
1037         LIST_HEAD(list);
1038
1039         spin_lock_irqsave(&dwc->lock, flags);
1040
1041         clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
1042
1043         dwc_chan_disable(dw, dwc);
1044
1045         dwc_chan_resume(dwc);
1046
1047         /* active_list entries will end up before queued entries */
1048         list_splice_init(&dwc->queue, &list);
1049         list_splice_init(&dwc->active_list, &list);
1050
1051         spin_unlock_irqrestore(&dwc->lock, flags);
1052
1053         /* Flush all pending and queued descriptors */
1054         list_for_each_entry_safe(desc, _desc, &list, desc_node)
1055                 dwc_descriptor_complete(dwc, desc, false);
1056
1057         return 0;
1058 }
1059
1060 static inline u32 dwc_get_residue(struct dw_dma_chan *dwc)
1061 {
1062         unsigned long flags;
1063         u32 residue;
1064
1065         spin_lock_irqsave(&dwc->lock, flags);
1066
1067         residue = dwc->residue;
1068         if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue)
1069                 residue -= dwc_get_sent(dwc);
1070
1071         spin_unlock_irqrestore(&dwc->lock, flags);
1072         return residue;
1073 }
1074
1075 static enum dma_status
1076 dwc_tx_status(struct dma_chan *chan,
1077               dma_cookie_t cookie,
1078               struct dma_tx_state *txstate)
1079 {
1080         struct dw_dma_chan      *dwc = to_dw_dma_chan(chan);
1081         enum dma_status         ret;
1082
1083         ret = dma_cookie_status(chan, cookie, txstate);
1084         if (ret == DMA_COMPLETE)
1085                 return ret;
1086
1087         dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
1088
1089         ret = dma_cookie_status(chan, cookie, txstate);
1090         if (ret != DMA_COMPLETE)
1091                 dma_set_residue(txstate, dwc_get_residue(dwc));
1092
1093         if (dwc->paused && ret == DMA_IN_PROGRESS)
1094                 return DMA_PAUSED;
1095
1096         return ret;
1097 }
1098
1099 static void dwc_issue_pending(struct dma_chan *chan)
1100 {
1101         struct dw_dma_chan      *dwc = to_dw_dma_chan(chan);
1102         unsigned long           flags;
1103
1104         spin_lock_irqsave(&dwc->lock, flags);
1105         if (list_empty(&dwc->active_list))
1106                 dwc_dostart_first_queued(dwc);
1107         spin_unlock_irqrestore(&dwc->lock, flags);
1108 }
1109
1110 /*----------------------------------------------------------------------*/
1111
1112 static void dw_dma_off(struct dw_dma *dw)
1113 {
1114         int i;
1115
1116         dma_writel(dw, CFG, 0);
1117
1118         channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
1119         channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1120         channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1121         channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1122
1123         while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
1124                 cpu_relax();
1125
1126         for (i = 0; i < dw->dma.chancnt; i++)
1127                 dw->chan[i].initialized = false;
1128 }
1129
1130 static void dw_dma_on(struct dw_dma *dw)
1131 {
1132         dma_writel(dw, CFG, DW_CFG_DMA_EN);
1133 }
1134
1135 static int dwc_alloc_chan_resources(struct dma_chan *chan)
1136 {
1137         struct dw_dma_chan      *dwc = to_dw_dma_chan(chan);
1138         struct dw_dma           *dw = to_dw_dma(chan->device);
1139         struct dw_desc          *desc;
1140         int                     i;
1141         unsigned long           flags;
1142
1143         dev_vdbg(chan2dev(chan), "%s\n", __func__);
1144
1145         /* ASSERT:  channel is idle */
1146         if (dma_readl(dw, CH_EN) & dwc->mask) {
1147                 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
1148                 return -EIO;
1149         }
1150
1151         dma_cookie_init(chan);
1152
1153         /*
1154          * NOTE: some controllers may have additional features that we
1155          * need to initialize here, like "scatter-gather" (which
1156          * doesn't mean what you think it means), and status writeback.
1157          */
1158
1159         /* Enable controller here if needed */
1160         if (!dw->in_use)
1161                 dw_dma_on(dw);
1162         dw->in_use |= dwc->mask;
1163
1164         spin_lock_irqsave(&dwc->lock, flags);
1165         i = dwc->descs_allocated;
1166         while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
1167                 dma_addr_t phys;
1168
1169                 spin_unlock_irqrestore(&dwc->lock, flags);
1170
1171                 desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
1172                 if (!desc)
1173                         goto err_desc_alloc;
1174
1175                 memset(desc, 0, sizeof(struct dw_desc));
1176
1177                 INIT_LIST_HEAD(&desc->tx_list);
1178                 dma_async_tx_descriptor_init(&desc->txd, chan);
1179                 desc->txd.tx_submit = dwc_tx_submit;
1180                 desc->txd.flags = DMA_CTRL_ACK;
1181                 desc->txd.phys = phys;
1182
1183                 dwc_desc_put(dwc, desc);
1184
1185                 spin_lock_irqsave(&dwc->lock, flags);
1186                 i = ++dwc->descs_allocated;
1187         }
1188
1189         spin_unlock_irqrestore(&dwc->lock, flags);
1190
1191         dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
1192
1193         return i;
1194
1195 err_desc_alloc:
1196         dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);
1197
1198         return i;
1199 }
1200
1201 static void dwc_free_chan_resources(struct dma_chan *chan)
1202 {
1203         struct dw_dma_chan      *dwc = to_dw_dma_chan(chan);
1204         struct dw_dma           *dw = to_dw_dma(chan->device);
1205         struct dw_desc          *desc, *_desc;
1206         unsigned long           flags;
1207         LIST_HEAD(list);
1208
1209         dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
1210                         dwc->descs_allocated);
1211
1212         /* ASSERT:  channel is idle */
1213         BUG_ON(!list_empty(&dwc->active_list));
1214         BUG_ON(!list_empty(&dwc->queue));
1215         BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
1216
1217         spin_lock_irqsave(&dwc->lock, flags);
1218         list_splice_init(&dwc->free_list, &list);
1219         dwc->descs_allocated = 0;
1220         dwc->initialized = false;
1221
1222         /* Disable interrupts */
1223         channel_clear_bit(dw, MASK.XFER, dwc->mask);
1224         channel_clear_bit(dw, MASK.ERROR, dwc->mask);
1225
1226         spin_unlock_irqrestore(&dwc->lock, flags);
1227
1228         /* Disable controller in case it was a last user */
1229         dw->in_use &= ~dwc->mask;
1230         if (!dw->in_use)
1231                 dw_dma_off(dw);
1232
1233         list_for_each_entry_safe(desc, _desc, &list, desc_node) {
1234                 dev_vdbg(chan2dev(chan), "  freeing descriptor %p\n", desc);
1235                 dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
1236         }
1237
1238         dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
1239 }
1240
1241 /* --------------------- Cyclic DMA API extensions -------------------- */
1242
1243 /**
1244  * dw_dma_cyclic_start - start the cyclic DMA transfer
1245  * @chan: the DMA channel to start
1246  *
1247  * Must be called with soft interrupts disabled. Returns zero on success or
1248  * -errno on failure.
1249  */
1250 int dw_dma_cyclic_start(struct dma_chan *chan)
1251 {
1252         struct dw_dma_chan      *dwc = to_dw_dma_chan(chan);
1253         struct dw_dma           *dw = to_dw_dma(dwc->chan.device);
1254         unsigned long           flags;
1255
1256         if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
1257                 dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
1258                 return -ENODEV;
1259         }
1260
1261         spin_lock_irqsave(&dwc->lock, flags);
1262
1263         /* Assert channel is idle */
1264         if (dma_readl(dw, CH_EN) & dwc->mask) {
1265                 dev_err(chan2dev(&dwc->chan),
1266                         "%s: BUG: Attempted to start non-idle channel\n",
1267                         __func__);
1268                 dwc_dump_chan_regs(dwc);
1269                 spin_unlock_irqrestore(&dwc->lock, flags);
1270                 return -EBUSY;
1271         }
1272
1273         dma_writel(dw, CLEAR.ERROR, dwc->mask);
1274         dma_writel(dw, CLEAR.XFER, dwc->mask);
1275
1276         /* Setup DMAC channel registers */
1277         channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
1278         channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
1279         channel_writel(dwc, CTL_HI, 0);
1280
1281         channel_set_bit(dw, CH_EN, dwc->mask);
1282
1283         spin_unlock_irqrestore(&dwc->lock, flags);
1284
1285         return 0;
1286 }
1287 EXPORT_SYMBOL(dw_dma_cyclic_start);
1288
1289 /**
1290  * dw_dma_cyclic_stop - stop the cyclic DMA transfer
1291  * @chan: the DMA channel to stop
1292  *
1293  * Must be called with soft interrupts disabled.
1294  */
1295 void dw_dma_cyclic_stop(struct dma_chan *chan)
1296 {
1297         struct dw_dma_chan      *dwc = to_dw_dma_chan(chan);
1298         struct dw_dma           *dw = to_dw_dma(dwc->chan.device);
1299         unsigned long           flags;
1300
1301         spin_lock_irqsave(&dwc->lock, flags);
1302
1303         dwc_chan_disable(dw, dwc);
1304
1305         spin_unlock_irqrestore(&dwc->lock, flags);
1306 }
1307 EXPORT_SYMBOL(dw_dma_cyclic_stop);
1308
1309 /**
1310  * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
1311  * @chan: the DMA channel to prepare
1312  * @buf_addr: physical DMA address where the buffer starts
1313  * @buf_len: total number of bytes for the entire buffer
1314  * @period_len: number of bytes for each period
1315  * @direction: transfer direction, to or from device
1316  *
1317  * Must be called before trying to start the transfer. Returns a valid struct
1318  * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
1319  */
1320 struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
1321                 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
1322                 enum dma_transfer_direction direction)
1323 {
1324         struct dw_dma_chan              *dwc = to_dw_dma_chan(chan);
1325         struct dma_slave_config         *sconfig = &dwc->dma_sconfig;
1326         struct dw_cyclic_desc           *cdesc;
1327         struct dw_cyclic_desc           *retval = NULL;
1328         struct dw_desc                  *desc;
1329         struct dw_desc                  *last = NULL;
1330         unsigned long                   was_cyclic;
1331         unsigned int                    reg_width;
1332         unsigned int                    periods;
1333         unsigned int                    i;
1334         unsigned long                   flags;
1335
1336         spin_lock_irqsave(&dwc->lock, flags);
1337         if (dwc->nollp) {
1338                 spin_unlock_irqrestore(&dwc->lock, flags);
1339                 dev_dbg(chan2dev(&dwc->chan),
1340                                 "channel doesn't support LLP transfers\n");
1341                 return ERR_PTR(-EINVAL);
1342         }
1343
1344         if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
1345                 spin_unlock_irqrestore(&dwc->lock, flags);
1346                 dev_dbg(chan2dev(&dwc->chan),
1347                                 "queue and/or active list are not empty\n");
1348                 return ERR_PTR(-EBUSY);
1349         }
1350
1351         was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1352         spin_unlock_irqrestore(&dwc->lock, flags);
1353         if (was_cyclic) {
1354                 dev_dbg(chan2dev(&dwc->chan),
1355                                 "channel already prepared for cyclic DMA\n");
1356                 return ERR_PTR(-EBUSY);
1357         }
1358
1359         retval = ERR_PTR(-EINVAL);
1360
1361         if (unlikely(!is_slave_direction(direction)))
1362                 goto out_err;
1363
1364         dwc->direction = direction;
1365
1366         if (direction == DMA_MEM_TO_DEV)
1367                 reg_width = __ffs(sconfig->dst_addr_width);
1368         else
1369                 reg_width = __ffs(sconfig->src_addr_width);
1370
1371         periods = buf_len / period_len;
1372
1373         /* Check for too big/unaligned periods and unaligned DMA buffer. */
1374         if (period_len > (dwc->block_size << reg_width))
1375                 goto out_err;
1376         if (unlikely(period_len & ((1 << reg_width) - 1)))
1377                 goto out_err;
1378         if (unlikely(buf_addr & ((1 << reg_width) - 1)))
1379                 goto out_err;
1380
1381         retval = ERR_PTR(-ENOMEM);
1382
1383         if (periods > NR_DESCS_PER_CHANNEL)
1384                 goto out_err;
1385
1386         cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
1387         if (!cdesc)
1388                 goto out_err;
1389
1390         cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
1391         if (!cdesc->desc)
1392                 goto out_err_alloc;
1393
1394         for (i = 0; i < periods; i++) {
1395                 desc = dwc_desc_get(dwc);
1396                 if (!desc)
1397                         goto out_err_desc_get;
1398
1399                 switch (direction) {
1400                 case DMA_MEM_TO_DEV:
1401                         desc->lli.dar = sconfig->dst_addr;
1402                         desc->lli.sar = buf_addr + (period_len * i);
1403                         desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1404                                         | DWC_CTLL_DST_WIDTH(reg_width)
1405                                         | DWC_CTLL_SRC_WIDTH(reg_width)
1406                                         | DWC_CTLL_DST_FIX
1407                                         | DWC_CTLL_SRC_INC
1408                                         | DWC_CTLL_INT_EN);
1409
1410                         desc->lli.ctllo |= sconfig->device_fc ?
1411                                 DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
1412                                 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
1413
1414                         break;
1415                 case DMA_DEV_TO_MEM:
1416                         desc->lli.dar = buf_addr + (period_len * i);
1417                         desc->lli.sar = sconfig->src_addr;
1418                         desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
1419                                         | DWC_CTLL_SRC_WIDTH(reg_width)
1420                                         | DWC_CTLL_DST_WIDTH(reg_width)
1421                                         | DWC_CTLL_DST_INC
1422                                         | DWC_CTLL_SRC_FIX
1423                                         | DWC_CTLL_INT_EN);
1424
1425                         desc->lli.ctllo |= sconfig->device_fc ?
1426                                 DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
1427                                 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
1428
1429                         break;
1430                 default:
1431                         break;
1432                 }
1433
1434                 desc->lli.ctlhi = (period_len >> reg_width);
1435                 cdesc->desc[i] = desc;
1436
1437                 if (last)
1438                         last->lli.llp = desc->txd.phys;
1439
1440                 last = desc;
1441         }
1442
1443         /* Let's make a cyclic list */
1444         last->lli.llp = cdesc->desc[0]->txd.phys;
1445
1446         dev_dbg(chan2dev(&dwc->chan),
1447                         "cyclic prepared buf %pad len %zu period %zu periods %d\n",
1448                         &buf_addr, buf_len, period_len, periods);
1449
1450         cdesc->periods = periods;
1451         dwc->cdesc = cdesc;
1452
1453         return cdesc;
1454
1455 out_err_desc_get:
1456         while (i--)
1457                 dwc_desc_put(dwc, cdesc->desc[i]);
1458 out_err_alloc:
1459         kfree(cdesc);
1460 out_err:
1461         clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1462         return (struct dw_cyclic_desc *)retval;
1463 }
1464 EXPORT_SYMBOL(dw_dma_cyclic_prep);
1465
1466 /**
1467  * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
1468  * @chan: the DMA channel to free
1469  */
1470 void dw_dma_cyclic_free(struct dma_chan *chan)
1471 {
1472         struct dw_dma_chan      *dwc = to_dw_dma_chan(chan);
1473         struct dw_dma           *dw = to_dw_dma(dwc->chan.device);
1474         struct dw_cyclic_desc   *cdesc = dwc->cdesc;
1475         int                     i;
1476         unsigned long           flags;
1477
1478         dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
1479
1480         if (!cdesc)
1481                 return;
1482
1483         spin_lock_irqsave(&dwc->lock, flags);
1484
1485         dwc_chan_disable(dw, dwc);
1486
1487         dma_writel(dw, CLEAR.ERROR, dwc->mask);
1488         dma_writel(dw, CLEAR.XFER, dwc->mask);
1489
1490         spin_unlock_irqrestore(&dwc->lock, flags);
1491
1492         for (i = 0; i < cdesc->periods; i++)
1493                 dwc_desc_put(dwc, cdesc->desc[i]);
1494
1495         kfree(cdesc->desc);
1496         kfree(cdesc);
1497
1498         clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1499 }
1500 EXPORT_SYMBOL(dw_dma_cyclic_free);
1501
1502 /*----------------------------------------------------------------------*/
1503
1504 int dw_dma_probe(struct dw_dma_chip *chip, struct dw_dma_platform_data *pdata)
1505 {
1506         struct dw_dma           *dw;
1507         bool                    autocfg = false;
1508         unsigned int            dw_params;
1509         unsigned int            max_blk_size = 0;
1510         int                     err;
1511         int                     i;
1512
1513         dw = devm_kzalloc(chip->dev, sizeof(*dw), GFP_KERNEL);
1514         if (!dw)
1515                 return -ENOMEM;
1516
1517         dw->regs = chip->regs;
1518         chip->dw = dw;
1519
1520         pm_runtime_get_sync(chip->dev);
1521
1522         if (!pdata) {
1523                 dw_params = dma_read_byaddr(chip->regs, DW_PARAMS);
1524                 dev_dbg(chip->dev, "DW_PARAMS: 0x%08x\n", dw_params);
1525
1526                 autocfg = dw_params >> DW_PARAMS_EN & 1;
1527                 if (!autocfg) {
1528                         err = -EINVAL;
1529                         goto err_pdata;
1530                 }
1531
1532                 pdata = devm_kzalloc(chip->dev, sizeof(*pdata), GFP_KERNEL);
1533                 if (!pdata) {
1534                         err = -ENOMEM;
1535                         goto err_pdata;
1536                 }
1537
1538                 /* Get hardware configuration parameters */
1539                 pdata->nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 7) + 1;
1540                 pdata->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
1541                 for (i = 0; i < pdata->nr_masters; i++) {
1542                         pdata->data_width[i] =
1543                                 (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
1544                 }
1545                 max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
1546
1547                 /* Fill platform data with the default values */
1548                 pdata->is_private = true;
1549                 pdata->is_memcpy = true;
1550                 pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
1551                 pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
1552         } else if (pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS) {
1553                 err = -EINVAL;
1554                 goto err_pdata;
1555         }
1556
1557         dw->chan = devm_kcalloc(chip->dev, pdata->nr_channels, sizeof(*dw->chan),
1558                                 GFP_KERNEL);
1559         if (!dw->chan) {
1560                 err = -ENOMEM;
1561                 goto err_pdata;
1562         }
1563
1564         /* Get hardware configuration parameters */
1565         dw->nr_masters = pdata->nr_masters;
1566         for (i = 0; i < dw->nr_masters; i++)
1567                 dw->data_width[i] = pdata->data_width[i];
1568
1569         /* Calculate all channel mask before DMA setup */
1570         dw->all_chan_mask = (1 << pdata->nr_channels) - 1;
1571
1572         /* Force dma off, just in case */
1573         dw_dma_off(dw);
1574
1575         /* Disable BLOCK interrupts as well */
1576         channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
1577
1578         /* Create a pool of consistent memory blocks for hardware descriptors */
1579         dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", chip->dev,
1580                                          sizeof(struct dw_desc), 4, 0);
1581         if (!dw->desc_pool) {
1582                 dev_err(chip->dev, "No memory for descriptors dma pool\n");
1583                 err = -ENOMEM;
1584                 goto err_pdata;
1585         }
1586
1587         tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
1588
1589         err = request_irq(chip->irq, dw_dma_interrupt, IRQF_SHARED,
1590                           "dw_dmac", dw);
1591         if (err)
1592                 goto err_pdata;
1593
1594         INIT_LIST_HEAD(&dw->dma.channels);
1595         for (i = 0; i < pdata->nr_channels; i++) {
1596                 struct dw_dma_chan      *dwc = &dw->chan[i];
1597
1598                 dwc->chan.device = &dw->dma;
1599                 dma_cookie_init(&dwc->chan);
1600                 if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
1601                         list_add_tail(&dwc->chan.device_node,
1602                                         &dw->dma.channels);
1603                 else
1604                         list_add(&dwc->chan.device_node, &dw->dma.channels);
1605
1606                 /* 7 is highest priority & 0 is lowest. */
1607                 if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
1608                         dwc->priority = pdata->nr_channels - i - 1;
1609                 else
1610                         dwc->priority = i;
1611
1612                 dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
1613                 spin_lock_init(&dwc->lock);
1614                 dwc->mask = 1 << i;
1615
1616                 INIT_LIST_HEAD(&dwc->active_list);
1617                 INIT_LIST_HEAD(&dwc->queue);
1618                 INIT_LIST_HEAD(&dwc->free_list);
1619
1620                 channel_clear_bit(dw, CH_EN, dwc->mask);
1621
1622                 dwc->direction = DMA_TRANS_NONE;
1623
1624                 /* Hardware configuration */
1625                 if (autocfg) {
1626                         unsigned int dwc_params;
1627                         unsigned int r = DW_DMA_MAX_NR_CHANNELS - i - 1;
1628                         void __iomem *addr = chip->regs + r * sizeof(u32);
1629
1630                         dwc_params = dma_read_byaddr(addr, DWC_PARAMS);
1631
1632                         dev_dbg(chip->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
1633                                            dwc_params);
1634
1635                         /*
1636                          * Decode maximum block size for given channel. The
1637                          * stored 4 bit value represents blocks from 0x00 for 3
1638                          * up to 0x0a for 4095.
1639                          */
1640                         dwc->block_size =
1641                                 (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
1642                         dwc->nollp =
1643                                 (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
1644                 } else {
1645                         dwc->block_size = pdata->block_size;
1646
1647                         /* Check if channel supports multi block transfer */
1648                         channel_writel(dwc, LLP, 0xfffffffc);
1649                         dwc->nollp =
1650                                 (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
1651                         channel_writel(dwc, LLP, 0);
1652                 }
1653         }
1654
1655         /* Clear all interrupts on all channels. */
1656         dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
1657         dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
1658         dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
1659         dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
1660         dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
1661
1662         /* Set capabilities */
1663         dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
1664         if (pdata->is_private)
1665                 dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
1666         if (pdata->is_memcpy)
1667                 dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
1668
1669         dw->dma.dev = chip->dev;
1670         dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
1671         dw->dma.device_free_chan_resources = dwc_free_chan_resources;
1672
1673         dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
1674         dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
1675
1676         dw->dma.device_config = dwc_config;
1677         dw->dma.device_pause = dwc_pause;
1678         dw->dma.device_resume = dwc_resume;
1679         dw->dma.device_terminate_all = dwc_terminate_all;
1680
1681         dw->dma.device_tx_status = dwc_tx_status;
1682         dw->dma.device_issue_pending = dwc_issue_pending;
1683
1684         /* DMA capabilities */
1685         dw->dma.src_addr_widths = DW_DMA_BUSWIDTHS;
1686         dw->dma.dst_addr_widths = DW_DMA_BUSWIDTHS;
1687         dw->dma.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV) |
1688                              BIT(DMA_MEM_TO_MEM);
1689         dw->dma.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
1690
1691         err = dma_async_device_register(&dw->dma);
1692         if (err)
1693                 goto err_dma_register;
1694
1695         dev_info(chip->dev, "DesignWare DMA Controller, %d channels\n",
1696                  pdata->nr_channels);
1697
1698         pm_runtime_put_sync_suspend(chip->dev);
1699
1700         return 0;
1701
1702 err_dma_register:
1703         free_irq(chip->irq, dw);
1704 err_pdata:
1705         pm_runtime_put_sync_suspend(chip->dev);
1706         return err;
1707 }
1708 EXPORT_SYMBOL_GPL(dw_dma_probe);
1709
1710 int dw_dma_remove(struct dw_dma_chip *chip)
1711 {
1712         struct dw_dma           *dw = chip->dw;
1713         struct dw_dma_chan      *dwc, *_dwc;
1714
1715         pm_runtime_get_sync(chip->dev);
1716
1717         dw_dma_off(dw);
1718         dma_async_device_unregister(&dw->dma);
1719
1720         free_irq(chip->irq, dw);
1721         tasklet_kill(&dw->tasklet);
1722
1723         list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
1724                         chan.device_node) {
1725                 list_del(&dwc->chan.device_node);
1726                 channel_clear_bit(dw, CH_EN, dwc->mask);
1727         }
1728
1729         pm_runtime_put_sync_suspend(chip->dev);
1730         return 0;
1731 }
1732 EXPORT_SYMBOL_GPL(dw_dma_remove);
1733
1734 int dw_dma_disable(struct dw_dma_chip *chip)
1735 {
1736         struct dw_dma *dw = chip->dw;
1737
1738         dw_dma_off(dw);
1739         return 0;
1740 }
1741 EXPORT_SYMBOL_GPL(dw_dma_disable);
1742
1743 int dw_dma_enable(struct dw_dma_chip *chip)
1744 {
1745         struct dw_dma *dw = chip->dw;
1746
1747         dw_dma_on(dw);
1748         return 0;
1749 }
1750 EXPORT_SYMBOL_GPL(dw_dma_enable);
1751
1752 MODULE_LICENSE("GPL v2");
1753 MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller core driver");
1754 MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
1755 MODULE_AUTHOR("Viresh Kumar <vireshk@kernel.org>");