drm/nouveau/bios: convert to new-style nvkm_subdev
[cascardo/linux.git] / drivers / gpu / drm / nouveau / nvkm / engine / device / nv30.c
1 /*
2  * Copyright 2012 Red Hat Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: Ben Skeggs
23  */
24 #include "priv.h"
25
26 int
27 nv30_identify(struct nvkm_device *device)
28 {
29         switch (device->chipset) {
30         case 0x30:
31                 device->oclass[NVDEV_SUBDEV_GPIO   ] =  nv10_gpio_oclass;
32                 device->oclass[NVDEV_SUBDEV_I2C    ] =  nv04_i2c_oclass;
33                 device->oclass[NVDEV_SUBDEV_CLK    ] = &nv04_clk_oclass;
34                 device->oclass[NVDEV_SUBDEV_DEVINIT] =  nv20_devinit_oclass;
35                 device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
36                 device->oclass[NVDEV_SUBDEV_BUS    ] =  nv04_bus_oclass;
37                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
38                 device->oclass[NVDEV_SUBDEV_FB     ] =  nv30_fb_oclass;
39                 device->oclass[NVDEV_SUBDEV_INSTMEM] =  nv04_instmem_oclass;
40                 device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
41                 device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
42                 device->oclass[NVDEV_ENGINE_FIFO   ] =  nv17_fifo_oclass;
43                 device->oclass[NVDEV_ENGINE_SW     ] =  nv10_sw_oclass;
44                 device->oclass[NVDEV_ENGINE_GR     ] = &nv30_gr_oclass;
45                 device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
46                 break;
47         case 0x35:
48                 device->oclass[NVDEV_SUBDEV_GPIO   ] =  nv10_gpio_oclass;
49                 device->oclass[NVDEV_SUBDEV_I2C    ] =  nv04_i2c_oclass;
50                 device->oclass[NVDEV_SUBDEV_CLK    ] = &nv04_clk_oclass;
51                 device->oclass[NVDEV_SUBDEV_DEVINIT] =  nv20_devinit_oclass;
52                 device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
53                 device->oclass[NVDEV_SUBDEV_BUS    ] =  nv04_bus_oclass;
54                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
55                 device->oclass[NVDEV_SUBDEV_FB     ] =  nv35_fb_oclass;
56                 device->oclass[NVDEV_SUBDEV_INSTMEM] =  nv04_instmem_oclass;
57                 device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
58                 device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
59                 device->oclass[NVDEV_ENGINE_FIFO   ] =  nv17_fifo_oclass;
60                 device->oclass[NVDEV_ENGINE_SW     ] =  nv10_sw_oclass;
61                 device->oclass[NVDEV_ENGINE_GR     ] = &nv35_gr_oclass;
62                 device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
63                 break;
64         case 0x31:
65                 device->oclass[NVDEV_SUBDEV_GPIO   ] =  nv10_gpio_oclass;
66                 device->oclass[NVDEV_SUBDEV_I2C    ] =  nv04_i2c_oclass;
67                 device->oclass[NVDEV_SUBDEV_CLK    ] = &nv04_clk_oclass;
68                 device->oclass[NVDEV_SUBDEV_DEVINIT] =  nv20_devinit_oclass;
69                 device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
70                 device->oclass[NVDEV_SUBDEV_BUS    ] =  nv31_bus_oclass;
71                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
72                 device->oclass[NVDEV_SUBDEV_FB     ] =  nv30_fb_oclass;
73                 device->oclass[NVDEV_SUBDEV_INSTMEM] =  nv04_instmem_oclass;
74                 device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
75                 device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
76                 device->oclass[NVDEV_ENGINE_FIFO   ] =  nv17_fifo_oclass;
77                 device->oclass[NVDEV_ENGINE_SW     ] =  nv10_sw_oclass;
78                 device->oclass[NVDEV_ENGINE_GR     ] = &nv30_gr_oclass;
79                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv31_mpeg_oclass;
80                 device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
81                 break;
82         case 0x36:
83                 device->oclass[NVDEV_SUBDEV_GPIO   ] =  nv10_gpio_oclass;
84                 device->oclass[NVDEV_SUBDEV_I2C    ] =  nv04_i2c_oclass;
85                 device->oclass[NVDEV_SUBDEV_CLK    ] = &nv04_clk_oclass;
86                 device->oclass[NVDEV_SUBDEV_DEVINIT] =  nv20_devinit_oclass;
87                 device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
88                 device->oclass[NVDEV_SUBDEV_BUS    ] =  nv31_bus_oclass;
89                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
90                 device->oclass[NVDEV_SUBDEV_FB     ] =  nv36_fb_oclass;
91                 device->oclass[NVDEV_SUBDEV_INSTMEM] =  nv04_instmem_oclass;
92                 device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
93                 device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
94                 device->oclass[NVDEV_ENGINE_FIFO   ] =  nv17_fifo_oclass;
95                 device->oclass[NVDEV_ENGINE_SW     ] =  nv10_sw_oclass;
96                 device->oclass[NVDEV_ENGINE_GR     ] = &nv35_gr_oclass;
97                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv31_mpeg_oclass;
98                 device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
99                 break;
100         case 0x34:
101                 device->oclass[NVDEV_SUBDEV_GPIO   ] =  nv10_gpio_oclass;
102                 device->oclass[NVDEV_SUBDEV_I2C    ] =  nv04_i2c_oclass;
103                 device->oclass[NVDEV_SUBDEV_CLK    ] = &nv04_clk_oclass;
104                 device->oclass[NVDEV_SUBDEV_DEVINIT] =  nv10_devinit_oclass;
105                 device->oclass[NVDEV_SUBDEV_MC     ] =  nv04_mc_oclass;
106                 device->oclass[NVDEV_SUBDEV_BUS    ] =  nv31_bus_oclass;
107                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
108                 device->oclass[NVDEV_SUBDEV_FB     ] =  nv10_fb_oclass;
109                 device->oclass[NVDEV_SUBDEV_INSTMEM] =  nv04_instmem_oclass;
110                 device->oclass[NVDEV_SUBDEV_MMU    ] = &nv04_mmu_oclass;
111                 device->oclass[NVDEV_ENGINE_DMAOBJ ] =  nv04_dmaeng_oclass;
112                 device->oclass[NVDEV_ENGINE_FIFO   ] =  nv17_fifo_oclass;
113                 device->oclass[NVDEV_ENGINE_SW     ] =  nv10_sw_oclass;
114                 device->oclass[NVDEV_ENGINE_GR     ] = &nv34_gr_oclass;
115                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv31_mpeg_oclass;
116                 device->oclass[NVDEV_ENGINE_DISP   ] =  nv04_disp_oclass;
117                 break;
118         default:
119                 return -EINVAL;
120         }
121
122         return 0;
123 }