5 * \author Gareth Hughes <gareth@valinux.com>
9 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
10 * All Rights Reserved.
12 * Permission is hereby granted, free of charge, to any person obtaining a
13 * copy of this software and associated documentation files (the "Software"),
14 * to deal in the Software without restriction, including without limitation
15 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
16 * and/or sell copies of the Software, and to permit persons to whom the
17 * Software is furnished to do so, subject to the following conditions:
19 * The above copyright notice and this permission notice (including the next
20 * paragraph) shall be included in all copies or substantial portions of the
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
24 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
25 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
26 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
27 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
28 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
29 * OTHER DEALINGS IN THE SOFTWARE.
33 #include <drm/radeon_drm.h>
34 #include "radeon_drv.h"
36 #include <drm/drm_pciids.h>
37 #include <linux/console.h>
38 #include <linux/module.h>
39 #include <linux/pm_runtime.h>
40 #include <linux/vga_switcheroo.h>
41 #include "drm_crtc_helper.h"
44 * - 2.0.0 - initial interface
45 * - 2.1.0 - add square tiling interface
46 * - 2.2.0 - add r6xx/r7xx const buffer support
47 * - 2.3.0 - add MSPOS + 3D texture + r500 VAP regs
48 * - 2.4.0 - add crtc id query
49 * - 2.5.0 - add get accel 2 to work around ddx breakage for evergreen
50 * - 2.6.0 - add tiling config query (r6xx+), add initial HiZ support (r300->r500)
51 * 2.7.0 - fixups for r600 2D tiling support. (no external ABI change), add eg dyn gpr regs
52 * 2.8.0 - pageflip support, r500 US_FORMAT regs. r500 ARGB2101010 colorbuf, r300->r500 CMASK, clock crystal query
53 * 2.9.0 - r600 tiling (s3tc,rgtc) working, SET_PREDICATION packet 3 on r600 + eg, backend query
54 * 2.10.0 - fusion 2D tiling
55 * 2.11.0 - backend map, initial compute support for the CS checker
56 * 2.12.0 - RADEON_CS_KEEP_TILING_FLAGS
57 * 2.13.0 - virtual memory support, streamout
58 * 2.14.0 - add evergreen tiling informations
59 * 2.15.0 - add max_pipes query
60 * 2.16.0 - fix evergreen 2D tiled surface calculation
61 * 2.17.0 - add STRMOUT_BASE_UPDATE for r7xx
62 * 2.18.0 - r600-eg: allow "invalid" DB formats
63 * 2.19.0 - r600-eg: MSAA textures
64 * 2.20.0 - r600-si: RADEON_INFO_TIMESTAMP query
65 * 2.21.0 - r600-r700: FMASK and CMASK
66 * 2.22.0 - r600 only: RESOLVE_BOX allowed
67 * 2.23.0 - allow STRMOUT_BASE_UPDATE on RS780 and RS880
68 * 2.24.0 - eg only: allow MIP_ADDRESS=0 for MSAA textures
69 * 2.25.0 - eg+: new info request for num SE and num SH
70 * 2.26.0 - r600-eg: fix htile size computation
71 * 2.27.0 - r600-SI: Add CS ioctl support for async DMA
72 * 2.28.0 - r600-eg: Add MEM_WRITE packet support
73 * 2.29.0 - R500 FP16 color clear registers
74 * 2.30.0 - fix for FMASK texturing
75 * 2.31.0 - Add fastfb support for rs690
76 * 2.32.0 - new info request for rings working
77 * 2.33.0 - Add SI tiling mode array query
78 * 2.34.0 - Add CIK tiling mode array query
80 #define KMS_DRIVER_MAJOR 2
81 #define KMS_DRIVER_MINOR 34
82 #define KMS_DRIVER_PATCHLEVEL 0
83 int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags);
84 int radeon_driver_unload_kms(struct drm_device *dev);
85 void radeon_driver_lastclose_kms(struct drm_device *dev);
86 int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
87 void radeon_driver_postclose_kms(struct drm_device *dev,
88 struct drm_file *file_priv);
89 void radeon_driver_preclose_kms(struct drm_device *dev,
90 struct drm_file *file_priv);
91 int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
92 int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
93 u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc);
94 int radeon_enable_vblank_kms(struct drm_device *dev, int crtc);
95 void radeon_disable_vblank_kms(struct drm_device *dev, int crtc);
96 int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
98 struct timeval *vblank_time,
100 void radeon_driver_irq_preinstall_kms(struct drm_device *dev);
101 int radeon_driver_irq_postinstall_kms(struct drm_device *dev);
102 void radeon_driver_irq_uninstall_kms(struct drm_device *dev);
103 irqreturn_t radeon_driver_irq_handler_kms(DRM_IRQ_ARGS);
104 void radeon_gem_object_free(struct drm_gem_object *obj);
105 int radeon_gem_object_open(struct drm_gem_object *obj,
106 struct drm_file *file_priv);
107 void radeon_gem_object_close(struct drm_gem_object *obj,
108 struct drm_file *file_priv);
109 extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
110 int *vpos, int *hpos, ktime_t *stime,
112 extern const struct drm_ioctl_desc radeon_ioctls_kms[];
113 extern int radeon_max_kms_ioctl;
114 int radeon_mmap(struct file *filp, struct vm_area_struct *vma);
115 int radeon_mode_dumb_mmap(struct drm_file *filp,
116 struct drm_device *dev,
117 uint32_t handle, uint64_t *offset_p);
118 int radeon_mode_dumb_create(struct drm_file *file_priv,
119 struct drm_device *dev,
120 struct drm_mode_create_dumb *args);
121 struct sg_table *radeon_gem_prime_get_sg_table(struct drm_gem_object *obj);
122 struct drm_gem_object *radeon_gem_prime_import_sg_table(struct drm_device *dev,
124 struct sg_table *sg);
125 int radeon_gem_prime_pin(struct drm_gem_object *obj);
126 void radeon_gem_prime_unpin(struct drm_gem_object *obj);
127 void *radeon_gem_prime_vmap(struct drm_gem_object *obj);
128 void radeon_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
129 extern long radeon_kms_compat_ioctl(struct file *filp, unsigned int cmd,
132 #if defined(CONFIG_DEBUG_FS)
133 int radeon_debugfs_init(struct drm_minor *minor);
134 void radeon_debugfs_cleanup(struct drm_minor *minor);
138 #if defined(CONFIG_VGA_SWITCHEROO)
139 void radeon_register_atpx_handler(void);
140 void radeon_unregister_atpx_handler(void);
141 bool radeon_is_px(void);
143 static inline void radeon_register_atpx_handler(void) {}
144 static inline void radeon_unregister_atpx_handler(void) {}
145 static inline bool radeon_is_px(void) { return false; }
149 int radeon_modeset = -1;
150 int radeon_dynclks = -1;
151 int radeon_r4xx_atom = 0;
152 int radeon_agpmode = 0;
153 int radeon_vram_limit = 0;
154 int radeon_gart_size = -1; /* auto */
155 int radeon_benchmarking = 0;
156 int radeon_testing = 0;
157 int radeon_connector_table = 0;
159 int radeon_audio = -1;
160 int radeon_disp_priority = 0;
161 int radeon_hw_i2c = 0;
162 int radeon_pcie_gen2 = -1;
164 int radeon_lockup_timeout = 10000;
165 int radeon_fastfb = 0;
167 int radeon_aspm = -1;
168 int radeon_runtime_pm = -1;
170 MODULE_PARM_DESC(no_wb, "Disable AGP writeback for scratch registers");
171 module_param_named(no_wb, radeon_no_wb, int, 0444);
173 MODULE_PARM_DESC(modeset, "Disable/Enable modesetting");
174 module_param_named(modeset, radeon_modeset, int, 0400);
176 MODULE_PARM_DESC(dynclks, "Disable/Enable dynamic clocks");
177 module_param_named(dynclks, radeon_dynclks, int, 0444);
179 MODULE_PARM_DESC(r4xx_atom, "Enable ATOMBIOS modesetting for R4xx");
180 module_param_named(r4xx_atom, radeon_r4xx_atom, int, 0444);
182 MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing");
183 module_param_named(vramlimit, radeon_vram_limit, int, 0600);
185 MODULE_PARM_DESC(agpmode, "AGP Mode (-1 == PCI)");
186 module_param_named(agpmode, radeon_agpmode, int, 0444);
188 MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc., -1 = auto)");
189 module_param_named(gartsize, radeon_gart_size, int, 0600);
191 MODULE_PARM_DESC(benchmark, "Run benchmark");
192 module_param_named(benchmark, radeon_benchmarking, int, 0444);
194 MODULE_PARM_DESC(test, "Run tests");
195 module_param_named(test, radeon_testing, int, 0444);
197 MODULE_PARM_DESC(connector_table, "Force connector table");
198 module_param_named(connector_table, radeon_connector_table, int, 0444);
200 MODULE_PARM_DESC(tv, "TV enable (0 = disable)");
201 module_param_named(tv, radeon_tv, int, 0444);
203 MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
204 module_param_named(audio, radeon_audio, int, 0444);
206 MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
207 module_param_named(disp_priority, radeon_disp_priority, int, 0444);
209 MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
210 module_param_named(hw_i2c, radeon_hw_i2c, int, 0444);
212 MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
213 module_param_named(pcie_gen2, radeon_pcie_gen2, int, 0444);
215 MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
216 module_param_named(msi, radeon_msi, int, 0444);
218 MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (defaul 10000 = 10 seconds, 0 = disable)");
219 module_param_named(lockup_timeout, radeon_lockup_timeout, int, 0444);
221 MODULE_PARM_DESC(fastfb, "Direct FB access for IGP chips (0 = disable, 1 = enable)");
222 module_param_named(fastfb, radeon_fastfb, int, 0444);
224 MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
225 module_param_named(dpm, radeon_dpm, int, 0444);
227 MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
228 module_param_named(aspm, radeon_aspm, int, 0444);
230 MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
231 module_param_named(runpm, radeon_runtime_pm, int, 0444);
233 static struct pci_device_id pciidlist[] = {
237 MODULE_DEVICE_TABLE(pci, pciidlist);
239 #ifdef CONFIG_DRM_RADEON_UMS
241 static int radeon_suspend(struct drm_device *dev, pm_message_t state)
243 drm_radeon_private_t *dev_priv = dev->dev_private;
245 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
248 /* Disable *all* interrupts */
249 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600)
250 RADEON_WRITE(R500_DxMODE_INT_MASK, 0);
251 RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
255 static int radeon_resume(struct drm_device *dev)
257 drm_radeon_private_t *dev_priv = dev->dev_private;
259 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
262 /* Restore interrupt registers */
263 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600)
264 RADEON_WRITE(R500_DxMODE_INT_MASK, dev_priv->r500_disp_irq_reg);
265 RADEON_WRITE(RADEON_GEN_INT_CNTL, dev_priv->irq_enable_reg);
270 static const struct file_operations radeon_driver_old_fops = {
271 .owner = THIS_MODULE,
273 .release = drm_release,
274 .unlocked_ioctl = drm_ioctl,
279 .compat_ioctl = radeon_compat_ioctl,
281 .llseek = noop_llseek,
284 static struct drm_driver driver_old = {
286 DRIVER_USE_AGP | DRIVER_PCI_DMA | DRIVER_SG |
287 DRIVER_HAVE_IRQ | DRIVER_HAVE_DMA | DRIVER_IRQ_SHARED,
288 .dev_priv_size = sizeof(drm_radeon_buf_priv_t),
289 .load = radeon_driver_load,
290 .firstopen = radeon_driver_firstopen,
291 .open = radeon_driver_open,
292 .preclose = radeon_driver_preclose,
293 .postclose = radeon_driver_postclose,
294 .lastclose = radeon_driver_lastclose,
295 .unload = radeon_driver_unload,
296 .suspend = radeon_suspend,
297 .resume = radeon_resume,
298 .get_vblank_counter = radeon_get_vblank_counter,
299 .enable_vblank = radeon_enable_vblank,
300 .disable_vblank = radeon_disable_vblank,
301 .master_create = radeon_master_create,
302 .master_destroy = radeon_master_destroy,
303 .irq_preinstall = radeon_driver_irq_preinstall,
304 .irq_postinstall = radeon_driver_irq_postinstall,
305 .irq_uninstall = radeon_driver_irq_uninstall,
306 .irq_handler = radeon_driver_irq_handler,
307 .ioctls = radeon_ioctls,
308 .dma_ioctl = radeon_cp_buffers,
309 .fops = &radeon_driver_old_fops,
313 .major = DRIVER_MAJOR,
314 .minor = DRIVER_MINOR,
315 .patchlevel = DRIVER_PATCHLEVEL,
320 static struct drm_driver kms_driver;
322 static int radeon_kick_out_firmware_fb(struct pci_dev *pdev)
324 struct apertures_struct *ap;
325 bool primary = false;
327 ap = alloc_apertures(1);
331 ap->ranges[0].base = pci_resource_start(pdev, 0);
332 ap->ranges[0].size = pci_resource_len(pdev, 0);
335 primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
337 remove_conflicting_framebuffers(ap, "radeondrmfb", primary);
343 static int radeon_pci_probe(struct pci_dev *pdev,
344 const struct pci_device_id *ent)
348 /* Get rid of things like offb */
349 ret = radeon_kick_out_firmware_fb(pdev);
353 return drm_get_pci_dev(pdev, ent, &kms_driver);
357 radeon_pci_remove(struct pci_dev *pdev)
359 struct drm_device *dev = pci_get_drvdata(pdev);
364 static int radeon_pmops_suspend(struct device *dev)
366 struct pci_dev *pdev = to_pci_dev(dev);
367 struct drm_device *drm_dev = pci_get_drvdata(pdev);
368 return radeon_suspend_kms(drm_dev, true, true);
371 static int radeon_pmops_resume(struct device *dev)
373 struct pci_dev *pdev = to_pci_dev(dev);
374 struct drm_device *drm_dev = pci_get_drvdata(pdev);
375 return radeon_resume_kms(drm_dev, true, true);
378 static int radeon_pmops_freeze(struct device *dev)
380 struct pci_dev *pdev = to_pci_dev(dev);
381 struct drm_device *drm_dev = pci_get_drvdata(pdev);
382 return radeon_suspend_kms(drm_dev, false, true);
385 static int radeon_pmops_thaw(struct device *dev)
387 struct pci_dev *pdev = to_pci_dev(dev);
388 struct drm_device *drm_dev = pci_get_drvdata(pdev);
389 return radeon_resume_kms(drm_dev, false, true);
392 static int radeon_pmops_runtime_suspend(struct device *dev)
394 struct pci_dev *pdev = to_pci_dev(dev);
395 struct drm_device *drm_dev = pci_get_drvdata(pdev);
398 if (radeon_runtime_pm == 0)
401 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
402 drm_kms_helper_poll_disable(drm_dev);
403 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_OFF);
405 ret = radeon_suspend_kms(drm_dev, false, false);
406 pci_save_state(pdev);
407 pci_disable_device(pdev);
408 pci_set_power_state(pdev, PCI_D3cold);
409 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
414 static int radeon_pmops_runtime_resume(struct device *dev)
416 struct pci_dev *pdev = to_pci_dev(dev);
417 struct drm_device *drm_dev = pci_get_drvdata(pdev);
420 if (radeon_runtime_pm == 0)
423 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
425 pci_set_power_state(pdev, PCI_D0);
426 pci_restore_state(pdev);
427 ret = pci_enable_device(pdev);
430 pci_set_master(pdev);
432 ret = radeon_resume_kms(drm_dev, false, false);
433 drm_kms_helper_poll_enable(drm_dev);
434 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_ON);
435 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
439 static int radeon_pmops_runtime_idle(struct device *dev)
441 struct pci_dev *pdev = to_pci_dev(dev);
442 struct drm_device *drm_dev = pci_get_drvdata(pdev);
443 struct drm_crtc *crtc;
445 if (radeon_runtime_pm == 0)
448 /* are we PX enabled? */
449 if (radeon_runtime_pm == -1 && !radeon_is_px()) {
450 DRM_DEBUG_DRIVER("failing to power off - not px\n");
454 list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
456 DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
461 pm_runtime_mark_last_busy(dev);
462 pm_runtime_autosuspend(dev);
463 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
467 long radeon_drm_ioctl(struct file *filp,
468 unsigned int cmd, unsigned long arg)
470 struct drm_file *file_priv = filp->private_data;
471 struct drm_device *dev;
473 dev = file_priv->minor->dev;
474 ret = pm_runtime_get_sync(dev->dev);
478 ret = drm_ioctl(filp, cmd, arg);
480 pm_runtime_mark_last_busy(dev->dev);
481 pm_runtime_put_autosuspend(dev->dev);
485 static const struct dev_pm_ops radeon_pm_ops = {
486 .suspend = radeon_pmops_suspend,
487 .resume = radeon_pmops_resume,
488 .freeze = radeon_pmops_freeze,
489 .thaw = radeon_pmops_thaw,
490 .poweroff = radeon_pmops_freeze,
491 .restore = radeon_pmops_resume,
492 .runtime_suspend = radeon_pmops_runtime_suspend,
493 .runtime_resume = radeon_pmops_runtime_resume,
494 .runtime_idle = radeon_pmops_runtime_idle,
497 static const struct file_operations radeon_driver_kms_fops = {
498 .owner = THIS_MODULE,
500 .release = drm_release,
501 .unlocked_ioctl = radeon_drm_ioctl,
506 .compat_ioctl = radeon_kms_compat_ioctl,
512 radeon_pci_shutdown(struct pci_dev *pdev)
514 struct drm_device *dev = pci_get_drvdata(pdev);
516 radeon_driver_unload_kms(dev);
519 static struct drm_driver kms_driver = {
522 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
523 DRIVER_PRIME | DRIVER_RENDER,
525 .load = radeon_driver_load_kms,
526 .open = radeon_driver_open_kms,
527 .preclose = radeon_driver_preclose_kms,
528 .postclose = radeon_driver_postclose_kms,
529 .lastclose = radeon_driver_lastclose_kms,
530 .unload = radeon_driver_unload_kms,
531 .get_vblank_counter = radeon_get_vblank_counter_kms,
532 .enable_vblank = radeon_enable_vblank_kms,
533 .disable_vblank = radeon_disable_vblank_kms,
534 .get_vblank_timestamp = radeon_get_vblank_timestamp_kms,
535 .get_scanout_position = radeon_get_crtc_scanoutpos,
536 #if defined(CONFIG_DEBUG_FS)
537 .debugfs_init = radeon_debugfs_init,
538 .debugfs_cleanup = radeon_debugfs_cleanup,
540 .irq_preinstall = radeon_driver_irq_preinstall_kms,
541 .irq_postinstall = radeon_driver_irq_postinstall_kms,
542 .irq_uninstall = radeon_driver_irq_uninstall_kms,
543 .irq_handler = radeon_driver_irq_handler_kms,
544 .ioctls = radeon_ioctls_kms,
545 .gem_free_object = radeon_gem_object_free,
546 .gem_open_object = radeon_gem_object_open,
547 .gem_close_object = radeon_gem_object_close,
548 .dumb_create = radeon_mode_dumb_create,
549 .dumb_map_offset = radeon_mode_dumb_mmap,
550 .dumb_destroy = drm_gem_dumb_destroy,
551 .fops = &radeon_driver_kms_fops,
553 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
554 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
555 .gem_prime_export = drm_gem_prime_export,
556 .gem_prime_import = drm_gem_prime_import,
557 .gem_prime_pin = radeon_gem_prime_pin,
558 .gem_prime_unpin = radeon_gem_prime_unpin,
559 .gem_prime_get_sg_table = radeon_gem_prime_get_sg_table,
560 .gem_prime_import_sg_table = radeon_gem_prime_import_sg_table,
561 .gem_prime_vmap = radeon_gem_prime_vmap,
562 .gem_prime_vunmap = radeon_gem_prime_vunmap,
567 .major = KMS_DRIVER_MAJOR,
568 .minor = KMS_DRIVER_MINOR,
569 .patchlevel = KMS_DRIVER_PATCHLEVEL,
572 static struct drm_driver *driver;
573 static struct pci_driver *pdriver;
575 #ifdef CONFIG_DRM_RADEON_UMS
576 static struct pci_driver radeon_pci_driver = {
578 .id_table = pciidlist,
582 static struct pci_driver radeon_kms_pci_driver = {
584 .id_table = pciidlist,
585 .probe = radeon_pci_probe,
586 .remove = radeon_pci_remove,
587 .driver.pm = &radeon_pm_ops,
588 .shutdown = radeon_pci_shutdown,
591 static int __init radeon_init(void)
593 #ifdef CONFIG_VGA_CONSOLE
594 if (vgacon_text_force() && radeon_modeset == -1) {
595 DRM_INFO("VGACON disable radeon kernel modesetting.\n");
599 /* set to modesetting by default if not nomodeset */
600 if (radeon_modeset == -1)
603 if (radeon_modeset == 1) {
604 DRM_INFO("radeon kernel modesetting enabled.\n");
605 driver = &kms_driver;
606 pdriver = &radeon_kms_pci_driver;
607 driver->driver_features |= DRIVER_MODESET;
608 driver->num_ioctls = radeon_max_kms_ioctl;
609 radeon_register_atpx_handler();
612 #ifdef CONFIG_DRM_RADEON_UMS
613 DRM_INFO("radeon userspace modesetting enabled.\n");
614 driver = &driver_old;
615 pdriver = &radeon_pci_driver;
616 driver->driver_features &= ~DRIVER_MODESET;
617 driver->num_ioctls = radeon_max_ioctl;
619 DRM_ERROR("No UMS support in radeon module!\n");
624 /* let modprobe override vga console setting */
625 return drm_pci_init(driver, pdriver);
628 static void __exit radeon_exit(void)
630 drm_pci_exit(driver, pdriver);
631 radeon_unregister_atpx_handler();
634 module_init(radeon_init);
635 module_exit(radeon_exit);
637 MODULE_AUTHOR(DRIVER_AUTHOR);
638 MODULE_DESCRIPTION(DRIVER_DESC);
639 MODULE_LICENSE("GPL and additional rights");