2 * Copyright (c) 2008-2011 Atheros Communications Inc.
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
20 #include <linux/if_ether.h>
21 #include <linux/delay.h>
23 #include <linux/firmware.h>
36 #define ATHEROS_VENDOR_ID 0x168c
38 #define AR5416_DEVID_PCI 0x0023
39 #define AR5416_DEVID_PCIE 0x0024
40 #define AR9160_DEVID_PCI 0x0027
41 #define AR9280_DEVID_PCI 0x0029
42 #define AR9280_DEVID_PCIE 0x002a
43 #define AR9285_DEVID_PCIE 0x002b
44 #define AR2427_DEVID_PCIE 0x002c
45 #define AR9287_DEVID_PCI 0x002d
46 #define AR9287_DEVID_PCIE 0x002e
47 #define AR9300_DEVID_PCIE 0x0030
48 #define AR9300_DEVID_AR9340 0x0031
49 #define AR9300_DEVID_AR9485_PCIE 0x0032
50 #define AR9300_DEVID_AR9580 0x0033
51 #define AR9300_DEVID_AR9462 0x0034
52 #define AR9300_DEVID_AR9330 0x0035
53 #define AR9300_DEVID_QCA955X 0x0038
54 #define AR9485_DEVID_AR1111 0x0037
55 #define AR9300_DEVID_AR9565 0x0036
56 #define AR9300_DEVID_AR953X 0x003d
58 #define AR5416_AR9100_DEVID 0x000b
60 #define AR_SUBVENDOR_ID_NOG 0x0e11
61 #define AR_SUBVENDOR_ID_NEW_A 0x7065
62 #define AR5416_MAGIC 0x19641014
64 #define AR9280_COEX2WIRE_SUBSYSID 0x309b
65 #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
66 #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
68 #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
70 #define ATH_DEFAULT_NOISE_FLOOR -95
72 #define ATH9K_RSSI_BAD -128
74 #define ATH9K_NUM_CHANNELS 38
76 /* Register read/write primitives */
77 #define REG_WRITE(_ah, _reg, _val) \
78 (_ah)->reg_ops.write((_ah), (_val), (_reg))
80 #define REG_READ(_ah, _reg) \
81 (_ah)->reg_ops.read((_ah), (_reg))
83 #define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
84 (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
86 #define REG_RMW(_ah, _reg, _set, _clr) \
87 (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
89 #define ENABLE_REGWRITE_BUFFER(_ah) \
91 if ((_ah)->reg_ops.enable_write_buffer) \
92 (_ah)->reg_ops.enable_write_buffer((_ah)); \
95 #define REGWRITE_BUFFER_FLUSH(_ah) \
97 if ((_ah)->reg_ops.write_flush) \
98 (_ah)->reg_ops.write_flush((_ah)); \
101 #define PR_EEP(_s, _val) \
103 len += scnprintf(buf + len, size - len, "%20s : %10d\n",\
107 #define SM(_v, _f) (((_v) << _f##_S) & _f)
108 #define MS(_v, _f) (((_v) & _f) >> _f##_S)
109 #define REG_RMW_FIELD(_a, _r, _f, _v) \
110 REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
111 #define REG_READ_FIELD(_a, _r, _f) \
112 (((REG_READ(_a, _r) & _f) >> _f##_S))
113 #define REG_SET_BIT(_a, _r, _f) \
114 REG_RMW(_a, _r, (_f), 0)
115 #define REG_CLR_BIT(_a, _r, _f) \
116 REG_RMW(_a, _r, 0, (_f))
118 #define DO_DELAY(x) do { \
119 if (((++(x) % 64) == 0) && \
120 (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
125 #define REG_WRITE_ARRAY(iniarray, column, regWr) \
126 ath9k_hw_write_array(ah, iniarray, column, &(regWr))
128 #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
129 #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
130 #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
131 #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
132 #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
133 #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
134 #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
135 #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA 0x16
136 #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK 0x17
137 #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA 0x18
138 #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK 0x19
139 #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX 0x14
140 #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX 0x13
141 #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX 9
142 #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX 8
143 #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE 0x1d
144 #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA 0x1e
146 #define AR_GPIOD_MASK 0x00001FFF
147 #define AR_GPIO_BIT(_gpio) (1 << (_gpio))
149 #define BASE_ACTIVATE_DELAY 100
150 #define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100)
151 #define COEF_SCALE_S 24
152 #define HT40_CHANNEL_CENTER_SHIFT 10
154 #define ATH9K_ANTENNA0_CHAINMASK 0x1
155 #define ATH9K_ANTENNA1_CHAINMASK 0x2
157 #define ATH9K_NUM_DMA_DEBUG_REGS 8
158 #define ATH9K_NUM_QUEUES 10
160 #define MAX_RATE_POWER 63
161 #define AH_WAIT_TIMEOUT 100000 /* (us) */
162 #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
163 #define AH_TIME_QUANTUM 10
164 #define AR_KEYTABLE_SIZE 128
165 #define POWER_UP_TIME 10000
166 #define SPUR_RSSI_THRESH 40
167 #define UPPER_5G_SUB_BAND_START 5700
168 #define MID_5G_SUB_BAND_START 5400
170 #define CAB_TIMEOUT_VAL 10
171 #define BEACON_TIMEOUT_VAL 10
172 #define MIN_BEACON_TIMEOUT_VAL 1
173 #define SLEEP_SLOP TU_TO_USEC(3)
175 #define INIT_CONFIG_STATUS 0x00000000
176 #define INIT_RSSI_THR 0x00000700
177 #define INIT_BCON_CNTRL_REG 0x00000000
179 #define TU_TO_USEC(_tu) ((_tu) << 10)
181 #define ATH9K_HW_RX_HP_QDEPTH 16
182 #define ATH9K_HW_RX_LP_QDEPTH 128
184 #define PAPRD_GAIN_TABLE_ENTRIES 32
185 #define PAPRD_TABLE_SZ 24
186 #define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0
192 /* Keep Alive Frame */
193 #define KAL_FRAME_LEN 28
194 #define KAL_FRAME_TYPE 0x2 /* data frame */
195 #define KAL_FRAME_SUB_TYPE 0x4 /* null data frame */
196 #define KAL_DURATION_ID 0x3d
197 #define KAL_NUM_DATA_WORDS 6
198 #define KAL_NUM_DESC_WORDS 12
199 #define KAL_ANTENNA_MODE 1
201 #define KAL_DELAY 4 /*delay of 4ms between 2 KAL frames */
202 #define KAL_TIMEOUT 900
204 #define MAX_PATTERN_SIZE 256
205 #define MAX_PATTERN_MASK_SIZE 32
206 #define MAX_NUM_PATTERN 8
207 #define MAX_NUM_USER_PATTERN 6 /* deducting the disassociate and
208 deauthenticate packets */
211 * WoW trigger mapping to hardware code
214 #define AH_WOW_USER_PATTERN_EN BIT(0)
215 #define AH_WOW_MAGIC_PATTERN_EN BIT(1)
216 #define AH_WOW_LINK_CHANGE BIT(2)
217 #define AH_WOW_BEACON_MISS BIT(3)
219 enum ath_hw_txq_subtype {
226 enum ath_ini_subsys {
234 ATH9K_HW_CAP_HT = BIT(0),
235 ATH9K_HW_CAP_RFSILENT = BIT(1),
236 ATH9K_HW_CAP_AUTOSLEEP = BIT(2),
237 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(3),
238 ATH9K_HW_CAP_EDMA = BIT(4),
239 ATH9K_HW_CAP_RAC_SUPPORTED = BIT(5),
240 ATH9K_HW_CAP_LDPC = BIT(6),
241 ATH9K_HW_CAP_FASTCLOCK = BIT(7),
242 ATH9K_HW_CAP_SGI_20 = BIT(8),
243 ATH9K_HW_CAP_ANT_DIV_COMB = BIT(10),
244 ATH9K_HW_CAP_2GHZ = BIT(11),
245 ATH9K_HW_CAP_5GHZ = BIT(12),
246 ATH9K_HW_CAP_APM = BIT(13),
247 #ifdef CONFIG_ATH9K_PCOEM
248 ATH9K_HW_CAP_RTT = BIT(14),
249 ATH9K_HW_CAP_MCI = BIT(15),
250 ATH9K_HW_WOW_DEVICE_CAPABLE = BIT(16),
251 ATH9K_HW_CAP_BT_ANT_DIV = BIT(17),
253 ATH9K_HW_CAP_RTT = 0,
254 ATH9K_HW_CAP_MCI = 0,
255 ATH9K_HW_WOW_DEVICE_CAPABLE = 0,
256 ATH9K_HW_CAP_BT_ANT_DIV = 0,
258 ATH9K_HW_CAP_DFS = BIT(18),
259 ATH9K_HW_CAP_PAPRD = BIT(19),
260 ATH9K_HW_CAP_FCC_BAND_SWITCH = BIT(20),
264 * WoW device capabilities
265 * @ATH9K_HW_WOW_DEVICE_CAPABLE: device revision is capable of WoW.
266 * @ATH9K_HW_WOW_PATTERN_MATCH_EXACT: device is capable of matching
267 * an exact user defined pattern or de-authentication/disassoc pattern.
268 * @ATH9K_HW_WOW_PATTERN_MATCH_DWORD: device requires the first four
269 * bytes of the pattern for user defined pattern, de-authentication and
270 * disassociation patterns for all types of possible frames recieved
274 struct ath9k_hw_capabilities {
275 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
289 #define AR_NO_SPUR 0x8000
290 #define AR_BASE_FREQ_2GHZ 2300
291 #define AR_BASE_FREQ_5GHZ 4900
292 #define AR_SPUR_FEEQ_BOUND_HT40 19
293 #define AR_SPUR_FEEQ_BOUND_HT20 10
295 enum ath9k_hw_hang_checks {
296 HW_BB_WATCHDOG = BIT(0),
297 HW_PHYRESTART_CLC_WAR = BIT(1),
298 HW_BB_RIFS_HANG = BIT(2),
299 HW_BB_DFS_HANG = BIT(3),
300 HW_BB_RX_CLEAR_STUCK_HANG = BIT(4),
301 HW_MAC_HANG = BIT(5),
304 struct ath9k_ops_config {
305 int dma_beacon_response_time;
306 int sw_beacon_response_time;
307 u32 cwm_ignore_extcca;
315 int serialize_regmode;
316 bool rx_intr_mitigation;
317 bool tx_intr_mitigation;
319 u16 ani_poll_interval; /* ANI poll interval in ms */
324 /* Platform specific config */
327 u32 ant_ctrl_comm2g_switch_enable;
328 bool xatten_margin_cfg;
331 bool tx_gain_buffalo;
332 bool led_active_high;
336 ATH9K_INT_RX = 0x00000001,
337 ATH9K_INT_RXDESC = 0x00000002,
338 ATH9K_INT_RXHP = 0x00000001,
339 ATH9K_INT_RXLP = 0x00000002,
340 ATH9K_INT_RXNOFRM = 0x00000008,
341 ATH9K_INT_RXEOL = 0x00000010,
342 ATH9K_INT_RXORN = 0x00000020,
343 ATH9K_INT_TX = 0x00000040,
344 ATH9K_INT_TXDESC = 0x00000080,
345 ATH9K_INT_TIM_TIMER = 0x00000100,
346 ATH9K_INT_MCI = 0x00000200,
347 ATH9K_INT_BB_WATCHDOG = 0x00000400,
348 ATH9K_INT_TXURN = 0x00000800,
349 ATH9K_INT_MIB = 0x00001000,
350 ATH9K_INT_RXPHY = 0x00004000,
351 ATH9K_INT_RXKCM = 0x00008000,
352 ATH9K_INT_SWBA = 0x00010000,
353 ATH9K_INT_BMISS = 0x00040000,
354 ATH9K_INT_BNR = 0x00100000,
355 ATH9K_INT_TIM = 0x00200000,
356 ATH9K_INT_DTIM = 0x00400000,
357 ATH9K_INT_DTIMSYNC = 0x00800000,
358 ATH9K_INT_GPIO = 0x01000000,
359 ATH9K_INT_CABEND = 0x02000000,
360 ATH9K_INT_TSFOOR = 0x04000000,
361 ATH9K_INT_GENTIMER = 0x08000000,
362 ATH9K_INT_CST = 0x10000000,
363 ATH9K_INT_GTT = 0x20000000,
364 ATH9K_INT_FATAL = 0x40000000,
365 ATH9K_INT_GLOBAL = 0x80000000,
366 ATH9K_INT_BMISC = ATH9K_INT_TIM |
371 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
383 ATH9K_INT_NOCARD = 0xffffffff
386 #define MAX_RTT_TABLE_ENTRY 6
387 #define MAX_IQCAL_MEASUREMENT 8
388 #define MAX_CL_TAB_ENTRY 16
389 #define CL_TAB_ENTRY(reg_base) (reg_base + (4 * j))
391 enum ath9k_cal_flags {
402 struct ath9k_hw_cal_data {
405 unsigned long cal_flags;
410 u16 small_signal_gain[AR9300_MAX_CHAINS];
411 u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
412 u32 num_measures[AR9300_MAX_CHAINS];
413 int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
414 u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
415 u32 rtt_table[AR9300_MAX_CHAINS][MAX_RTT_TABLE_ENTRY];
416 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
419 struct ath9k_channel {
420 struct ieee80211_channel *chan;
426 #define CHANNEL_5GHZ BIT(0)
427 #define CHANNEL_HALF BIT(1)
428 #define CHANNEL_QUARTER BIT(2)
429 #define CHANNEL_HT BIT(3)
430 #define CHANNEL_HT40PLUS BIT(4)
431 #define CHANNEL_HT40MINUS BIT(5)
433 #define IS_CHAN_5GHZ(_c) (!!((_c)->channelFlags & CHANNEL_5GHZ))
434 #define IS_CHAN_2GHZ(_c) (!IS_CHAN_5GHZ(_c))
436 #define IS_CHAN_HALF_RATE(_c) (!!((_c)->channelFlags & CHANNEL_HALF))
437 #define IS_CHAN_QUARTER_RATE(_c) (!!((_c)->channelFlags & CHANNEL_QUARTER))
438 #define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
439 (IS_CHAN_5GHZ(_c) && ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
441 #define IS_CHAN_HT(_c) ((_c)->channelFlags & CHANNEL_HT)
443 #define IS_CHAN_HT20(_c) (IS_CHAN_HT(_c) && !IS_CHAN_HT40(_c))
445 #define IS_CHAN_HT40(_c) \
446 (!!((_c)->channelFlags & (CHANNEL_HT40PLUS | CHANNEL_HT40MINUS)))
448 #define IS_CHAN_HT40PLUS(_c) ((_c)->channelFlags & CHANNEL_HT40PLUS)
449 #define IS_CHAN_HT40MINUS(_c) ((_c)->channelFlags & CHANNEL_HT40MINUS)
451 enum ath9k_power_mode {
454 ATH9K_PM_NETWORK_SLEEP,
459 SER_REG_MODE_OFF = 0,
461 SER_REG_MODE_AUTO = 2,
464 enum ath9k_rx_qtype {
470 struct ath9k_beacon_state {
474 #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
476 u16 bs_bmissthreshold;
477 u32 bs_sleepduration;
478 u32 bs_tsfoor_threshold;
481 struct chan_centers {
488 ATH9K_RESET_POWER_ON,
493 struct ath9k_hw_version {
502 enum ath_usb_dev usbdev;
505 /* Generic TSF timer definitions */
507 #define ATH_MAX_GEN_TIMER 16
509 #define AR_GENTMR_BIT(_index) (1 << (_index))
511 struct ath_gen_timer_configuration {
518 struct ath_gen_timer {
519 void (*trigger)(void *arg);
520 void (*overflow)(void *arg);
525 struct ath_gen_timer_table {
526 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
531 struct ath_hw_antcomb_conf {
538 int lna1_lna2_switch_delta;
543 * struct ath_hw_radar_conf - radar detection initialization parameters
545 * @pulse_inband: threshold for checking the ratio of in-band power
546 * to total power for short radar pulses (half dB steps)
547 * @pulse_inband_step: threshold for checking an in-band power to total
548 * power ratio increase for short radar pulses (half dB steps)
549 * @pulse_height: threshold for detecting the beginning of a short
550 * radar pulse (dB step)
551 * @pulse_rssi: threshold for detecting if a short radar pulse is
553 * @pulse_maxlen: maximum pulse length (0.8 us steps)
555 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
556 * @radar_inband: threshold for checking the ratio of in-band power
557 * to total power for long radar pulses (half dB steps)
558 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
560 * @ext_channel: enable extension channel radar detection
562 struct ath_hw_radar_conf {
563 unsigned int pulse_inband;
564 unsigned int pulse_inband_step;
565 unsigned int pulse_height;
566 unsigned int pulse_rssi;
567 unsigned int pulse_maxlen;
569 unsigned int radar_rssi;
570 unsigned int radar_inband;
577 * struct ath_hw_private_ops - callbacks used internally by hardware code
579 * This structure contains private callbacks designed to only be used internally
580 * by the hardware core.
582 * @init_cal_settings: setup types of calibrations supported
583 * @init_cal: starts actual calibration
585 * @init_mode_gain_regs: Initialize TX/RX gain registers
587 * @rf_set_freq: change frequency
588 * @spur_mitigate_freq: spur mitigation
590 * @compute_pll_control: compute the PLL control value to use for
591 * AR_RTC_PLL_CONTROL for a given channel
592 * @setup_calibration: set up calibration
593 * @iscal_supported: used to query if a type of calibration is supported
595 * @ani_cache_ini_regs: cache the values for ANI from the initial
596 * register settings through the register initialization.
598 struct ath_hw_private_ops {
599 void (*init_hang_checks)(struct ath_hw *ah);
600 bool (*detect_mac_hang)(struct ath_hw *ah);
601 bool (*detect_bb_hang)(struct ath_hw *ah);
603 /* Calibration ops */
604 void (*init_cal_settings)(struct ath_hw *ah);
605 bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
607 void (*init_mode_gain_regs)(struct ath_hw *ah);
608 void (*setup_calibration)(struct ath_hw *ah,
609 struct ath9k_cal_list *currCal);
612 int (*rf_set_freq)(struct ath_hw *ah,
613 struct ath9k_channel *chan);
614 void (*spur_mitigate_freq)(struct ath_hw *ah,
615 struct ath9k_channel *chan);
616 bool (*set_rf_regs)(struct ath_hw *ah,
617 struct ath9k_channel *chan,
619 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
620 void (*init_bb)(struct ath_hw *ah,
621 struct ath9k_channel *chan);
622 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
623 void (*olc_init)(struct ath_hw *ah);
624 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
625 void (*mark_phy_inactive)(struct ath_hw *ah);
626 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
627 bool (*rfbus_req)(struct ath_hw *ah);
628 void (*rfbus_done)(struct ath_hw *ah);
629 void (*restore_chainmask)(struct ath_hw *ah);
630 u32 (*compute_pll_control)(struct ath_hw *ah,
631 struct ath9k_channel *chan);
632 bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
634 void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
635 void (*set_radar_params)(struct ath_hw *ah,
636 struct ath_hw_radar_conf *conf);
637 int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
641 void (*ani_cache_ini_regs)(struct ath_hw *ah);
645 * struct ath_spec_scan - parameters for Atheros spectral scan
647 * @enabled: enable/disable spectral scan
648 * @short_repeat: controls whether the chip is in spectral scan mode
649 * for 4 usec (enabled) or 204 usec (disabled)
650 * @count: number of scan results requested. There are special meanings
651 * in some chip revisions:
652 * AR92xx: highest bit set (>=128) for endless mode
653 * (spectral scan won't stopped until explicitly disabled)
654 * AR9300 and newer: 0 for endless mode
655 * @endless: true if endless mode is intended. Otherwise, count value is
656 * corrected to the next possible value.
657 * @period: time duration between successive spectral scan entry points
658 * (period*256*Tclk). Tclk = ath_common->clockrate
659 * @fft_period: PHY passes FFT frames to MAC every (fft_period+1)*4uS
661 * Note: Tclk = 40MHz or 44MHz depending upon operating mode.
662 * Typically it's 44MHz in 2/5GHz on later chips, but there's
663 * a "fast clock" check for this in 5GHz.
666 struct ath_spec_scan {
676 * struct ath_hw_ops - callbacks used by hardware code and driver code
678 * This structure contains callbacks designed to to be used internally by
679 * hardware code and also by the lower level driver.
681 * @config_pci_powersave:
682 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
684 * @spectral_scan_config: set parameters for spectral scan and enable/disable it
685 * @spectral_scan_trigger: trigger a spectral scan run
686 * @spectral_scan_wait: wait for a spectral scan run to finish
689 void (*config_pci_powersave)(struct ath_hw *ah,
691 void (*rx_enable)(struct ath_hw *ah);
692 void (*set_desc_link)(void *ds, u32 link);
693 int (*calibrate)(struct ath_hw *ah, struct ath9k_channel *chan,
694 u8 rxchainmask, bool longcal);
695 bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked,
697 void (*set_txdesc)(struct ath_hw *ah, void *ds,
698 struct ath_tx_info *i);
699 int (*proc_txdesc)(struct ath_hw *ah, void *ds,
700 struct ath_tx_status *ts);
701 int (*get_duration)(struct ath_hw *ah, const void *ds, int index);
702 void (*antdiv_comb_conf_get)(struct ath_hw *ah,
703 struct ath_hw_antcomb_conf *antconf);
704 void (*antdiv_comb_conf_set)(struct ath_hw *ah,
705 struct ath_hw_antcomb_conf *antconf);
706 void (*spectral_scan_config)(struct ath_hw *ah,
707 struct ath_spec_scan *param);
708 void (*spectral_scan_trigger)(struct ath_hw *ah);
709 void (*spectral_scan_wait)(struct ath_hw *ah);
711 void (*tx99_start)(struct ath_hw *ah, u32 qnum);
712 void (*tx99_stop)(struct ath_hw *ah);
713 void (*tx99_set_txpower)(struct ath_hw *ah, u8 power);
715 #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
716 void (*set_bt_ant_diversity)(struct ath_hw *hw, bool enable);
720 struct ath_nf_limits {
728 TX_IQ_ON_AGC_CAL = BIT(1),
733 #define AH_USE_EEPROM 0x1
734 #define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
735 #define AH_FASTCC 0x4
736 #define AH_NO_EEP_SWAP 0x8 /* Do not swap EEPROM data */
739 struct ath_ops reg_ops;
742 struct ieee80211_hw *hw;
743 struct ath_common common;
744 struct ath9k_hw_version hw_version;
745 struct ath9k_ops_config config;
746 struct ath9k_hw_capabilities caps;
747 struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
748 struct ath9k_channel *curchan;
751 struct ar5416_eeprom_def def;
752 struct ar5416_eeprom_4k map4k;
753 struct ar9287_eeprom map9287;
754 struct ar9300_eeprom ar9300_eep;
756 const struct eeprom_ops *eep_ops;
758 bool sw_mgmt_crypto_tx;
759 bool sw_mgmt_crypto_rx;
763 bool need_an_top2_fixup;
767 struct ath_nf_limits nf_2g;
768 struct ath_nf_limits nf_5g;
777 enum nl80211_iftype opmode;
778 enum ath9k_power_mode power_mode;
781 struct ath9k_hw_cal_data *caldata;
782 struct ath9k_pacal_info pacal_info;
783 struct ar5416Stats stats;
784 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
786 enum ath9k_int imask;
788 u32 txok_interrupt_mask;
789 u32 txerr_interrupt_mask;
790 u32 txdesc_interrupt_mask;
791 u32 txeol_interrupt_mask;
792 u32 txurn_interrupt_mask;
793 atomic_t intr_ref_cnt;
799 struct ath9k_cal_list iq_caldata;
800 struct ath9k_cal_list adcgain_caldata;
801 struct ath9k_cal_list adcdc_caldata;
802 struct ath9k_cal_list *cal_list;
803 struct ath9k_cal_list *cal_list_last;
804 struct ath9k_cal_list *cal_list_curr;
805 #define totalPowerMeasI meas0.unsign
806 #define totalPowerMeasQ meas1.unsign
807 #define totalIqCorrMeas meas2.sign
808 #define totalAdcIOddPhase meas0.unsign
809 #define totalAdcIEvenPhase meas1.unsign
810 #define totalAdcQOddPhase meas2.unsign
811 #define totalAdcQEvenPhase meas3.unsign
812 #define totalAdcDcOffsetIOddPhase meas0.sign
813 #define totalAdcDcOffsetIEvenPhase meas1.sign
814 #define totalAdcDcOffsetQOddPhase meas2.sign
815 #define totalAdcDcOffsetQEvenPhase meas3.sign
817 u32 unsign[AR5416_MAX_CHAINS];
818 int32_t sign[AR5416_MAX_CHAINS];
821 u32 unsign[AR5416_MAX_CHAINS];
822 int32_t sign[AR5416_MAX_CHAINS];
825 u32 unsign[AR5416_MAX_CHAINS];
826 int32_t sign[AR5416_MAX_CHAINS];
829 u32 unsign[AR5416_MAX_CHAINS];
830 int32_t sign[AR5416_MAX_CHAINS];
835 u32 sta_id1_defaults;
838 /* Private to hardware code */
839 struct ath_hw_private_ops private_ops;
840 /* Accessed by the lower level driver */
841 struct ath_hw_ops ops;
843 /* Used to program the radio on non single-chip devices */
844 u32 *analogBank6Data;
852 enum ath9k_ani_cmd ani_function;
854 struct ar5416AniState ani;
856 #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
857 struct ath_btcoex_hw btcoex_hw;
864 struct ath_hw_radar_conf radar_conf;
866 u32 originalGain[22];
873 struct ar5416IniArray ini_dfs;
874 struct ar5416IniArray iniModes;
875 struct ar5416IniArray iniCommon;
876 struct ar5416IniArray iniBB_RfGain;
877 struct ar5416IniArray iniBank6;
878 struct ar5416IniArray iniAddac;
879 struct ar5416IniArray iniPcieSerdes;
880 struct ar5416IniArray iniPcieSerdesLowPower;
881 struct ar5416IniArray iniModesFastClock;
882 struct ar5416IniArray iniAdditional;
883 struct ar5416IniArray iniModesRxGain;
884 struct ar5416IniArray ini_modes_rx_gain_bounds;
885 struct ar5416IniArray iniModesTxGain;
886 struct ar5416IniArray iniCckfirNormal;
887 struct ar5416IniArray iniCckfirJapan2484;
888 struct ar5416IniArray iniModes_9271_ANI_reg;
889 struct ar5416IniArray ini_radio_post_sys2ant;
890 struct ar5416IniArray ini_modes_rxgain_5g_xlna;
891 struct ar5416IniArray ini_modes_rxgain_bb_core;
892 struct ar5416IniArray ini_modes_rxgain_bb_postamble;
894 struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
895 struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
896 struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
897 struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
899 u32 intr_gen_timer_trigger;
900 u32 intr_gen_timer_thresh;
901 struct ath_gen_timer_table hw_gen_timers;
903 struct ar9003_txs *ts_ring;
909 u32 bb_watchdog_last_status;
910 u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
911 u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
913 unsigned int paprd_target_power;
914 unsigned int paprd_training_power;
915 unsigned int paprd_ratemask;
916 unsigned int paprd_ratemask_ht40;
917 bool paprd_table_write_done;
918 u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
919 u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
921 * Store the permanent value of Reg 0x4004in WARegVal
922 * so we dont have to R/M/W. We should not be reading
923 * this register when in sleep states.
927 /* Enterprise mode cap */
930 #ifdef CONFIG_ATH9K_WOW
934 int (*get_mac_revision)(void);
935 int (*external_reset)(void);
939 const struct firmware *eeprom_blob;
941 struct ath_dynack dynack;
945 enum ath_bus_type ath_bus_type;
946 void (*read_cachesize)(struct ath_common *common, int *csz);
947 bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
948 void (*bt_coex_prep)(struct ath_common *common);
949 void (*aspm_init)(struct ath_common *common);
952 static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
957 static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
959 return &(ath9k_hw_common(ah)->regulatory);
962 static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
964 return &ah->private_ops;
967 static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
972 static inline u8 get_streams(int mask)
974 return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
977 /* Initialization, Detach, Reset */
978 void ath9k_hw_deinit(struct ath_hw *ah);
979 int ath9k_hw_init(struct ath_hw *ah);
980 int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
981 struct ath9k_hw_cal_data *caldata, bool fastcc);
982 int ath9k_hw_fill_cap_info(struct ath_hw *ah);
983 u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
985 /* GPIO / RFKILL / Antennae */
986 void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
987 u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
988 void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
990 void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
991 void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
993 /* General Operation */
994 void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
996 bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
997 void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
998 int column, unsigned int *writecnt);
999 u32 ath9k_hw_reverse_bits(u32 val, u32 n);
1000 u16 ath9k_hw_computetxtime(struct ath_hw *ah,
1002 u32 frameLen, u16 rateix, bool shortPreamble);
1003 void ath9k_hw_get_channel_centers(struct ath_hw *ah,
1004 struct ath9k_channel *chan,
1005 struct chan_centers *centers);
1006 u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
1007 void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
1008 bool ath9k_hw_phy_disable(struct ath_hw *ah);
1009 bool ath9k_hw_disable(struct ath_hw *ah);
1010 void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
1011 void ath9k_hw_setopmode(struct ath_hw *ah);
1012 void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
1013 void ath9k_hw_write_associd(struct ath_hw *ah);
1014 u32 ath9k_hw_gettsf32(struct ath_hw *ah);
1015 u64 ath9k_hw_gettsf64(struct ath_hw *ah);
1016 void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
1017 void ath9k_hw_reset_tsf(struct ath_hw *ah);
1018 u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur);
1019 void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set);
1020 void ath9k_hw_init_global_settings(struct ath_hw *ah);
1021 u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
1022 void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan);
1023 void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
1024 void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
1025 const struct ath9k_beacon_state *bs);
1026 void ath9k_hw_check_nav(struct ath_hw *ah);
1027 bool ath9k_hw_check_alive(struct ath_hw *ah);
1029 bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
1031 /* Generic hw timer primitives */
1032 struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
1033 void (*trigger)(void *),
1034 void (*overflow)(void *),
1037 void ath9k_hw_gen_timer_start(struct ath_hw *ah,
1038 struct ath_gen_timer *timer,
1041 void ath9k_hw_gen_timer_start_tsf2(struct ath_hw *ah);
1042 void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
1044 void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
1045 void ath_gen_timer_isr(struct ath_hw *hw);
1047 void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
1050 void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1051 u32 *coef_mantissa, u32 *coef_exponent);
1052 void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
1056 * Code Specific to AR5008, AR9001 or AR9002,
1057 * we stuff these here to avoid callbacks for AR9003.
1059 int ar9002_hw_rf_claim(struct ath_hw *ah);
1060 void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
1063 * Code specific to AR9003, we stuff these here to avoid callbacks
1064 * for older families
1066 bool ar9003_hw_bb_watchdog_check(struct ath_hw *ah);
1067 void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
1068 void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
1069 void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
1070 void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
1071 void ar9003_paprd_enable(struct ath_hw *ah, bool val);
1072 void ar9003_paprd_populate_single_table(struct ath_hw *ah,
1073 struct ath9k_hw_cal_data *caldata,
1075 int ar9003_paprd_create_curve(struct ath_hw *ah,
1076 struct ath9k_hw_cal_data *caldata, int chain);
1077 void ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
1078 int ar9003_paprd_init_table(struct ath_hw *ah);
1079 bool ar9003_paprd_is_done(struct ath_hw *ah);
1080 bool ar9003_is_paprd_enabled(struct ath_hw *ah);
1081 void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx);
1083 /* Hardware family op attach helpers */
1084 int ar5008_hw_attach_phy_ops(struct ath_hw *ah);
1085 void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
1086 void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
1088 void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1089 void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1091 int ar9002_hw_attach_ops(struct ath_hw *ah);
1092 void ar9003_hw_attach_ops(struct ath_hw *ah);
1094 void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
1096 void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
1097 void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
1099 void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us);
1100 void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us);
1101 void ath9k_hw_setslottime(struct ath_hw *ah, u32 us);
1103 #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
1104 static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1106 return ah->btcoex_hw.enabled;
1108 static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
1110 return ah->common.btcoex_enabled &&
1111 (ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
1114 void ath9k_hw_btcoex_enable(struct ath_hw *ah);
1115 static inline enum ath_btcoex_scheme
1116 ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
1118 return ah->btcoex_hw.scheme;
1121 static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1125 static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
1129 static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah)
1132 static inline enum ath_btcoex_scheme
1133 ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
1135 return ATH_BTCOEX_CFG_NONE;
1137 #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
1140 #ifdef CONFIG_ATH9K_WOW
1141 const char *ath9k_hw_wow_event_to_string(u32 wow_event);
1142 void ath9k_hw_wow_apply_pattern(struct ath_hw *ah, u8 *user_pattern,
1143 u8 *user_mask, int pattern_count,
1145 u32 ath9k_hw_wow_wakeup(struct ath_hw *ah);
1146 void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable);
1148 static inline const char *ath9k_hw_wow_event_to_string(u32 wow_event)
1152 static inline void ath9k_hw_wow_apply_pattern(struct ath_hw *ah,
1159 static inline u32 ath9k_hw_wow_wakeup(struct ath_hw *ah)
1163 static inline void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable)
1168 #define ATH9K_CLOCK_RATE_CCK 22
1169 #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
1170 #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
1171 #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44