2 * Copyright (c) 2010 Broadcom Corporation
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
11 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
13 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
14 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 #ifndef _BRCM_TYPES_H_
18 #define _BRCM_TYPES_H_
20 #include <linux/types.h>
23 #define SI_BUS 0 /* SOC Interconnect */
24 #define PCI_BUS 1 /* PCI target */
25 #define SDIO_BUS 3 /* SDIO target */
26 #define JTAG_BUS 4 /* JTAG */
27 #define USB_BUS 5 /* USB (does not support R/W REG) */
28 #define SPI_BUS 6 /* gSPI target */
29 #define RPC_BUS 7 /* RPC target */
31 #define WL_CHAN_FREQ_RANGE_2G 0
32 #define WL_CHAN_FREQ_RANGE_5GL 1
33 #define WL_CHAN_FREQ_RANGE_5GM 2
34 #define WL_CHAN_FREQ_RANGE_5GH 3
36 #define MAX_DMA_SEGS 4
39 #define BFL_PACTRL 0x00000002 /* Board has gpio 9 controlling the PA */
40 #define BFL_NOPLLDOWN 0x00000020 /* Not ok to power down the chip pll and oscillator */
41 #define BFL_FEM 0x00000800 /* Board supports the Front End Module */
42 #define BFL_EXTLNA 0x00001000 /* Board has an external LNA in 2.4GHz band */
43 #define BFL_NOPA 0x00010000 /* Board has no PA */
44 #define BFL_BUCKBOOST 0x00200000 /* Power topology uses BUCKBOOST */
45 #define BFL_FEM_BT 0x00400000 /* Board has FEM and switch to share antenna w/ BT */
46 #define BFL_NOCBUCK 0x00800000 /* Power topology doesn't use CBUCK */
47 #define BFL_PALDO 0x02000000 /* Power topology uses PALDO */
48 #define BFL_EXTLNA_5GHz 0x10000000 /* Board has an external LNA in 5GHz band */
51 #define BFL2_RXBB_INT_REG_DIS 0x00000001 /* Board has an external rxbb regulator */
52 #define BFL2_APLL_WAR 0x00000002 /* Flag to implement alternative A-band PLL settings */
53 #define BFL2_TXPWRCTRL_EN 0x00000004 /* Board permits enabling TX Power Control */
54 #define BFL2_2X4_DIV 0x00000008 /* Board supports the 2X4 diversity switch */
55 #define BFL2_5G_PWRGAIN 0x00000010 /* Board supports 5G band power gain */
56 #define BFL2_PCIEWAR_OVR 0x00000020 /* Board overrides ASPM and Clkreq settings */
57 #define BFL2_LEGACY 0x00000080
58 #define BFL2_SKWRKFEM_BRD 0x00000100 /* 4321mcm93 board uses Skyworks FEM */
59 #define BFL2_SPUR_WAR 0x00000200 /* Board has a WAR for clock-harmonic spurs */
60 #define BFL2_GPLL_WAR 0x00000400 /* Flag to narrow G-band PLL loop b/w */
61 #define BFL2_SINGLEANT_CCK 0x00001000 /* Tx CCK pkts on Ant 0 only */
62 #define BFL2_2G_SPUR_WAR 0x00002000 /* WAR to reduce and avoid clock-harmonic spurs in 2G */
63 #define BFL2_GPLL_WAR2 0x00010000 /* Flag to widen G-band PLL loop b/w */
64 #define BFL2_IPALVLSHIFT_3P3 0x00020000
65 #define BFL2_INTERNDET_TXIQCAL 0x00040000 /* Use internal envelope detector for TX IQCAL */
66 #define BFL2_XTALBUFOUTEN 0x00080000 /* Keep the buffered Xtal output from radio "ON"
67 * Most drivers will turn it off without this flag
71 /* board specific GPIO assignment, gpio 0-3 are also customer-configurable led */
72 #define BOARD_GPIO_PACTRL 0x200 /* bit 9 controls the PA on new 4306 boards */
73 #define BOARD_GPIO_12 0x1000 /* gpio 12 */
74 #define BOARD_GPIO_13 0x2000 /* gpio 13 */
76 /* **** Core type/rev defaults **** */
77 #define D11CONF 0x0fffffb0 /* Supported D11 revs: 4, 5, 7-27
78 * also need to update wlc.h MAXCOREREV
81 #define NCONF 0x000001ff /* Supported nphy revs:
93 #define LCNCONF 0x00000007 /* Supported lcnphy revs:
94 * 0 4313a0, 4336a0, 4330a0
99 #define SSLPNCONF 0x0000000f /* Supported sslpnphy revs:
106 /********************************************************************
107 * Phy/Core Configuration. Defines macros to to check core phy/rev *
108 * compile-time configuration. Defines default core support. *
109 * ******************************************************************
112 /* Basic macros to check a configuration bitmask */
114 #define CONF_HAS(config, val) ((config) & (1 << (val)))
115 #define CONF_MSK(config, mask) ((config) & (mask))
116 #define MSK_RANGE(low, hi) ((1 << ((hi)+1)) - (1 << (low)))
117 #define CONF_RANGE(config, low, hi) (CONF_MSK(config, MSK_RANGE(low, high)))
119 #define CONF_IS(config, val) ((config) == (1 << (val)))
120 #define CONF_GE(config, val) ((config) & (0-(1 << (val))))
121 #define CONF_GT(config, val) ((config) & (0-2*(1 << (val))))
122 #define CONF_LT(config, val) ((config) & ((1 << (val))-1))
123 #define CONF_LE(config, val) ((config) & (2*(1 << (val))-1))
125 /* Wrappers for some of the above, specific to config constants */
127 #define NCONF_HAS(val) CONF_HAS(NCONF, val)
128 #define NCONF_MSK(mask) CONF_MSK(NCONF, mask)
129 #define NCONF_IS(val) CONF_IS(NCONF, val)
130 #define NCONF_GE(val) CONF_GE(NCONF, val)
131 #define NCONF_GT(val) CONF_GT(NCONF, val)
132 #define NCONF_LT(val) CONF_LT(NCONF, val)
133 #define NCONF_LE(val) CONF_LE(NCONF, val)
135 #define LCNCONF_HAS(val) CONF_HAS(LCNCONF, val)
136 #define LCNCONF_MSK(mask) CONF_MSK(LCNCONF, mask)
137 #define LCNCONF_IS(val) CONF_IS(LCNCONF, val)
138 #define LCNCONF_GE(val) CONF_GE(LCNCONF, val)
139 #define LCNCONF_GT(val) CONF_GT(LCNCONF, val)
140 #define LCNCONF_LT(val) CONF_LT(LCNCONF, val)
141 #define LCNCONF_LE(val) CONF_LE(LCNCONF, val)
143 #define D11CONF_HAS(val) CONF_HAS(D11CONF, val)
144 #define D11CONF_MSK(mask) CONF_MSK(D11CONF, mask)
145 #define D11CONF_IS(val) CONF_IS(D11CONF, val)
146 #define D11CONF_GE(val) CONF_GE(D11CONF, val)
147 #define D11CONF_GT(val) CONF_GT(D11CONF, val)
148 #define D11CONF_LT(val) CONF_LT(D11CONF, val)
149 #define D11CONF_LE(val) CONF_LE(D11CONF, val)
151 #define PHYCONF_HAS(val) CONF_HAS(PHYTYPE, val)
152 #define PHYCONF_IS(val) CONF_IS(PHYTYPE, val)
154 #define NREV_IS(var, val) (NCONF_HAS(val) && (NCONF_IS(val) || ((var) == (val))))
155 #define NREV_GE(var, val) (NCONF_GE(val) && (!NCONF_LT(val) || ((var) >= (val))))
156 #define NREV_GT(var, val) (NCONF_GT(val) && (!NCONF_LE(val) || ((var) > (val))))
157 #define NREV_LT(var, val) (NCONF_LT(val) && (!NCONF_GE(val) || ((var) < (val))))
158 #define NREV_LE(var, val) (NCONF_LE(val) && (!NCONF_GT(val) || ((var) <= (val))))
160 #define LCNREV_IS(var, val) (LCNCONF_HAS(val) && (LCNCONF_IS(val) || ((var) == (val))))
161 #define LCNREV_GE(var, val) (LCNCONF_GE(val) && (!LCNCONF_LT(val) || ((var) >= (val))))
162 #define LCNREV_GT(var, val) (LCNCONF_GT(val) && (!LCNCONF_LE(val) || ((var) > (val))))
163 #define LCNREV_LT(var, val) (LCNCONF_LT(val) && (!LCNCONF_GE(val) || ((var) < (val))))
164 #define LCNREV_LE(var, val) (LCNCONF_LE(val) && (!LCNCONF_GT(val) || ((var) <= (val))))
166 #define D11REV_IS(var, val) (D11CONF_HAS(val) && (D11CONF_IS(val) || ((var) == (val))))
167 #define D11REV_GE(var, val) (D11CONF_GE(val) && (!D11CONF_LT(val) || ((var) >= (val))))
168 #define D11REV_GT(var, val) (D11CONF_GT(val) && (!D11CONF_LE(val) || ((var) > (val))))
169 #define D11REV_LT(var, val) (D11CONF_LT(val) && (!D11CONF_GE(val) || ((var) < (val))))
170 #define D11REV_LE(var, val) (D11CONF_LE(val) && (!D11CONF_GT(val) || ((var) <= (val))))
172 #define PHYTYPE_IS(var, val) (PHYCONF_HAS(val) && (PHYCONF_IS(val) || ((var) == (val))))
174 /* Finally, early-exit from switch case if anyone wants it... */
176 #define CASECHECK(config, val) if (!(CONF_HAS(config, val))) break
177 #define CASEMSK(config, mask) if (!(CONF_MSK(config, mask))) break
179 /* Set up PHYTYPE automatically: (depends on PHY_TYPE_X, from d11.h) */
181 #define _PHYCONF_N (1 << PHY_TYPE_N)
182 #define _PHYCONF_LCN (1 << PHY_TYPE_LCN)
183 #define _PHYCONF_SSLPN (1 << PHY_TYPE_SSN)
185 #define PHYTYPE (_PHYCONF_N | _PHYCONF_LCN | _PHYCONF_SSLPN)
187 /* Utility macro to identify 802.11n (HT) capable PHYs */
188 #define PHYTYPE_11N_CAP(phytype) \
189 (PHYTYPE_IS(phytype, PHY_TYPE_N) || \
190 PHYTYPE_IS(phytype, PHY_TYPE_LCN) || \
191 PHYTYPE_IS(phytype, PHY_TYPE_SSN))
193 /* Last but not least: shorter wlc-specific var checks */
194 #define BRCMS_ISNPHY(band) PHYTYPE_IS((band)->phytype, PHY_TYPE_N)
195 #define BRCMS_ISLCNPHY(band) PHYTYPE_IS((band)->phytype, PHY_TYPE_LCN)
196 #define BRCMS_ISSSLPNPHY(band) PHYTYPE_IS((band)->phytype, PHY_TYPE_SSN)
198 #define BRCMS_PHY_11N_CAP(band) PHYTYPE_11N_CAP((band)->phytype)
200 /**********************************************************************
201 * ------------- End of Core phy/rev configuration. ----------------- *
202 * ********************************************************************
205 /*************************************************
206 * Defaults for tunables (e.g. sizing constants)
208 * For each new tunable, add a member to the end
209 * of struct brcms_tunables in brcms_c_pub.h to enable
210 * runtime checks of tunable values. (Directly
211 * using the macros in code invalidates ROM code)
213 * ***********************************************
215 #define NTXD 256 /* Max # of entries in Tx FIFO based on 4kb page size */
216 #define NRXD 256 /* Max # of entries in Rx FIFO based on 4kb page size */
217 #define NRXBUFPOST 32 /* try to keep this # rbufs posted to the chip */
218 #define MAXSCB 32 /* Maximum SCBs in cache for STA */
219 #define AMPDU_NUM_MPDU 16 /* max allowed number of mpdus in an ampdu (2 streams) */
221 /* Count of packet callback structures. either of following
222 * 1. Set to the number of SCBs since a STA
223 * can queue up a rate callback for each IBSS STA it knows about, and an AP can
224 * queue up an "are you there?" Null Data callback for each associated STA
225 * 2. controlled by tunable config file
227 #define MAXPKTCB MAXSCB /* Max number of packet callbacks */
229 /* NetBSD also needs to keep track of this */
231 /* Number of BSS handled in ucode bcn/prb */
232 #define BRCMS_MAX_UCODE_BSS (16)
233 /* Number of BSS handled in sw bcn/prb */
234 #define BRCMS_MAX_UCODE_BSS4 (4)
235 /* max # BSS configs */
236 #define BRCMS_MAXBSSCFG (1)
237 /* max # available networks */
239 /* data msg txq hiwat mark */
240 #define BRCMS_DATAHIWAT 50
241 #define BRCMS_AMPDUDATAHIWAT 255
243 /* bounded rx loops */
244 #define RXBND 8 /* max # frames to process in brcms_c_recv() */
245 #define TXSBND 8 /* max # tx status to process in wlc_txstatus() */
247 #define BAND_5G(bt) ((bt) == BRCM_BAND_5G)
248 #define BAND_2G(bt) ((bt) == BRCM_BAND_2G)
250 #define BCMMSG(dev, fmt, args...) \
252 if (brcm_msg_level & LOG_TRACE_VAL) \
253 wiphy_err(dev, "%s: " fmt, __func__, ##args); \
256 #define WL_ERROR_ON() (brcm_msg_level & LOG_ERROR_VAL)
258 /* register access macros */
263 sizeof(*(r)) == sizeof(u8) ? \
265 sizeof(*(r)) == sizeof(u16) ? readw((u16 *)(r)) : \
271 __typeof(*(r)) __osl_v; \
272 __asm__ __volatile__("sync"); \
273 switch (sizeof(*(r))) { \
275 __osl_v = readb((u8 *)(r)); \
278 __osl_v = readw((u16 *)(r)); \
285 __asm__ __volatile__("sync"); \
288 #endif /* __mips__ */
290 #define W_REG(r, v) do { \
291 switch (sizeof(*(r))) { \
293 writeb((u8)(v), (u8 *)(r)); break; \
295 writew((u16)(v), (u16 *)(r)); break; \
297 writel((u32)(v), (u32 *)(r)); break; \
300 #else /* __BIG_ENDIAN */
303 __typeof(*(r)) __osl_v; \
304 switch (sizeof(*(r))) { \
307 readb((u8 *)((r)^3)); \
311 readw((u16 *)((r)^2)); \
314 __osl_v = readl((u32 *)(r)); \
320 #define W_REG(r, v) do { \
321 switch (sizeof(*(r))) { \
324 (u8 *)((r)^3)); break; \
327 (u16 *)((r)^2)); break; \
330 (u32 *)(r)); break; \
333 #endif /* __BIG_ENDIAN */
337 * bcm4716 (which includes 4717 & 4718), plus 4706 on PCIe can reorder
338 * transactions. As a fix, a read after write is performed on certain places
339 * in the code. Older chips and the newer 5357 family don't require this fix.
341 #define W_REG_FLUSH(r, v) ({ W_REG((r), (v)); (void)R_REG(r); })
343 #define W_REG_FLUSH(r, v) W_REG((r), (v))
344 #endif /* __mips__ */
346 #define AND_REG(r, v) W_REG((r), R_REG(r) & (v))
347 #define OR_REG(r, v) W_REG((r), R_REG(r) | (v))
349 #define SET_REG(r, mask, val) \
350 W_REG((r), ((R_REG(r) & ~(mask)) | (val)))
352 /* multi-bool data type: set of bools, mbool is true if any is set */
354 #define mboolset(mb, bit) ((mb) |= (bit)) /* set one bool */
355 #define mboolclr(mb, bit) ((mb) &= ~(bit)) /* clear one bool */
356 #define mboolisset(mb, bit) (((mb) & (bit)) != 0) /* true if one bool is set */
357 #define mboolmaskset(mb, mask, val) ((mb) = (((mb) & ~(mask)) | (val)))
359 /* forward declarations */
361 struct ieee80211_sta;
362 struct ieee80211_tx_queue_params;
365 struct brcms_hardware;
369 struct brcms_txq_info;
375 struct brcms_d11rxhdr;
379 typedef volatile struct intctrlregs intctrlregs_t;
380 typedef volatile struct pio2regs pio2regs_t;
381 typedef volatile struct pio2regp pio2regp_t;
382 typedef volatile struct pio4regs pio4regs_t;
383 typedef volatile struct pio4regp pio4regp_t;
384 typedef volatile struct fifo64 fifo64_t;
385 typedef volatile struct d11regs d11regs_t;
386 typedef volatile struct dma32diag dma32diag_t;
387 typedef volatile struct dma64regs dma64regs_t;
388 typedef struct brcms_rateset wlc_rateset_t;
389 typedef u32 ratespec_t;
390 typedef struct chanvec chanvec_t;
392 typedef struct _cs32 cs32;
393 typedef volatile union pmqreg pmqreg_t;
395 /* brcm_msg_level is a bit vector with defs in defs.h */
396 extern u32 brcm_msg_level;
398 #endif /* _BRCM_TYPES_H_ */