ALSA: firewire-digi00x: handle MIDI messages in isochronous packets
[cascardo/linux.git] / sound / firewire / digi00x / digi00x.h
1 /*
2  * digi00x.h - a part of driver for Digidesign Digi 002/003 family
3  *
4  * Copyright (c) 2014-2015 Takashi Sakamoto
5  *
6  * Licensed under the terms of the GNU General Public License, version 2.
7  */
8
9 #ifndef SOUND_DIGI00X_H_INCLUDED
10 #define SOUND_DIGI00X_H_INCLUDED
11
12 #include <linux/compat.h>
13 #include <linux/device.h>
14 #include <linux/firewire.h>
15 #include <linux/module.h>
16 #include <linux/mod_devicetable.h>
17 #include <linux/delay.h>
18 #include <linux/slab.h>
19
20 #include <sound/core.h>
21 #include <sound/initval.h>
22 #include <sound/info.h>
23 #include <sound/pcm.h>
24 #include <sound/pcm_params.h>
25 #include <sound/firewire.h>
26 #include <sound/hwdep.h>
27 #include <sound/rawmidi.h>
28
29 #include "../lib.h"
30 #include "../iso-resources.h"
31 #include "../amdtp-stream.h"
32
33 struct snd_dg00x {
34         struct snd_card *card;
35         struct fw_unit *unit;
36
37         struct mutex mutex;
38         spinlock_t lock;
39
40         struct amdtp_stream tx_stream;
41         struct fw_iso_resources tx_resources;
42
43         struct amdtp_stream rx_stream;
44         struct fw_iso_resources rx_resources;
45
46         unsigned int substreams_counter;
47
48         /* for uapi */
49         int dev_lock_count;
50         bool dev_lock_changed;
51         wait_queue_head_t hwdep_wait;
52
53         /* For asynchronous messages. */
54         struct fw_address_handler async_handler;
55         u32 msg;
56 };
57
58 #define DG00X_ADDR_BASE         0xffffe0000000ull
59
60 #define DG00X_OFFSET_STREAMING_STATE    0x0000
61 #define DG00X_OFFSET_STREAMING_SET      0x0004
62 #define DG00X_OFFSET_MIDI_CTL_ADDR      0x0008
63 /* For LSB of the address               0x000c */
64 /* unknown                              0x0010 */
65 #define DG00X_OFFSET_MESSAGE_ADDR       0x0014
66 /* For LSB of the address               0x0018 */
67 /* unknown                              0x001c */
68 /* unknown                              0x0020 */
69 /* not used                     0x0024--0x00ff */
70 #define DG00X_OFFSET_ISOC_CHANNELS      0x0100
71 /* unknown                              0x0104 */
72 /* unknown                              0x0108 */
73 /* unknown                              0x010c */
74 #define DG00X_OFFSET_LOCAL_RATE         0x0110
75 #define DG00X_OFFSET_EXTERNAL_RATE      0x0114
76 #define DG00X_OFFSET_CLOCK_SOURCE       0x0118
77 #define DG00X_OFFSET_OPT_IFACE_MODE     0x011c
78 /* unknown                              0x0120 */
79 /* Mixer control on/off                 0x0124 */
80 /* unknown                              0x0128 */
81 #define DG00X_OFFSET_DETECT_EXTERNAL    0x012c
82 /* unknown                              0x0138 */
83 #define DG00X_OFFSET_MMC                0x0400
84
85 enum snd_dg00x_rate {
86         SND_DG00X_RATE_44100 = 0,
87         SND_DG00X_RATE_48000,
88         SND_DG00X_RATE_88200,
89         SND_DG00X_RATE_96000,
90         SND_DG00X_RATE_COUNT,
91 };
92
93 enum snd_dg00x_clock {
94         SND_DG00X_CLOCK_INTERNAL = 0,
95         SND_DG00X_CLOCK_SPDIF,
96         SND_DG00X_CLOCK_ADAT,
97         SND_DG00X_CLOCK_WORD,
98         SND_DG00X_CLOCK_COUNT,
99 };
100
101 enum snd_dg00x_optical_mode {
102         SND_DG00X_OPT_IFACE_MODE_ADAT = 0,
103         SND_DG00X_OPT_IFACE_MODE_SPDIF,
104         SND_DG00X_OPT_IFACE_MODE_COUNT,
105 };
106
107 #define DOT_MIDI_IN_PORTS       1
108 #define DOT_MIDI_OUT_PORTS      2
109
110 int amdtp_dot_init(struct amdtp_stream *s, struct fw_unit *unit,
111                    enum amdtp_stream_direction dir);
112 int amdtp_dot_set_parameters(struct amdtp_stream *s, unsigned int rate,
113                              unsigned int pcm_channels);
114 void amdtp_dot_reset(struct amdtp_stream *s);
115 int amdtp_dot_add_pcm_hw_constraints(struct amdtp_stream *s,
116                                      struct snd_pcm_runtime *runtime);
117 void amdtp_dot_set_pcm_format(struct amdtp_stream *s, snd_pcm_format_t format);
118 void amdtp_dot_midi_trigger(struct amdtp_stream *s, unsigned int port,
119                           struct snd_rawmidi_substream *midi);
120
121 int snd_dg00x_transaction_register(struct snd_dg00x *dg00x);
122 int snd_dg00x_transaction_reregister(struct snd_dg00x *dg00x);
123 void snd_dg00x_transaction_unregister(struct snd_dg00x *dg00x);
124
125 extern const unsigned int snd_dg00x_stream_rates[SND_DG00X_RATE_COUNT];
126 extern const unsigned int snd_dg00x_stream_pcm_channels[SND_DG00X_RATE_COUNT];
127 int snd_dg00x_stream_get_external_rate(struct snd_dg00x *dg00x,
128                                        unsigned int *rate);
129 int snd_dg00x_stream_get_local_rate(struct snd_dg00x *dg00x,
130                                     unsigned int *rate);
131 int snd_dg00x_stream_set_local_rate(struct snd_dg00x *dg00x, unsigned int rate);
132 int snd_dg00x_stream_get_clock(struct snd_dg00x *dg00x,
133                                enum snd_dg00x_clock *clock);
134 int snd_dg00x_stream_check_external_clock(struct snd_dg00x *dg00x,
135                                           bool *detect);
136 int snd_dg00x_stream_init_duplex(struct snd_dg00x *dg00x);
137 int snd_dg00x_stream_start_duplex(struct snd_dg00x *dg00x, unsigned int rate);
138 void snd_dg00x_stream_stop_duplex(struct snd_dg00x *dg00x);
139 void snd_dg00x_stream_update_duplex(struct snd_dg00x *dg00x);
140 void snd_dg00x_stream_destroy_duplex(struct snd_dg00x *dg00x);
141
142 void snd_dg00x_stream_lock_changed(struct snd_dg00x *dg00x);
143 int snd_dg00x_stream_lock_try(struct snd_dg00x *dg00x);
144 void snd_dg00x_stream_lock_release(struct snd_dg00x *dg00x);
145
146 void snd_dg00x_proc_init(struct snd_dg00x *dg00x);
147
148 int snd_dg00x_create_pcm_devices(struct snd_dg00x *dg00x);
149
150 int snd_dg00x_create_hwdep_device(struct snd_dg00x *dg00x);
151 #endif