Merge tag 'trace-v4.7-3' of git://git.kernel.org/pub/scm/linux/kernel/git/rostedt...
[cascardo/linux.git] / arch / arm64 / boot / dts / hisilicon / hi6220.dtsi
index 493bbb0..189d215 100644 (file)
@@ -6,6 +6,8 @@
 
 #include <dt-bindings/interrupt-controller/arm-gic.h>
 #include <dt-bindings/clock/hi6220-clock.h>
+#include <dt-bindings/pinctrl/hisi.h>
+#include <dt-bindings/thermal/thermal.h>
 
 / {
        compatible = "hisilicon,hi6220";
                        device_type = "cpu";
                        reg = <0x0 0x0>;
                        enable-method = "psci";
+                       next-level-cache = <&CLUSTER0_L2>;
+                       clocks = <&stub_clock 0>;
+                       operating-points-v2 = <&cpu_opp_table>;
+                       cooling-min-level = <4>;
+                       cooling-max-level = <0>;
+                       #cooling-cells = <2>; /* min followed by max */
                        cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
+                       dynamic-power-coefficient = <311>;
                };
 
                cpu1: cpu@1 {
@@ -89,6 +98,8 @@
                        device_type = "cpu";
                        reg = <0x0 0x1>;
                        enable-method = "psci";
+                       next-level-cache = <&CLUSTER0_L2>;
+                       operating-points-v2 = <&cpu_opp_table>;
                        cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
                };
 
                        device_type = "cpu";
                        reg = <0x0 0x2>;
                        enable-method = "psci";
+                       next-level-cache = <&CLUSTER0_L2>;
+                       operating-points-v2 = <&cpu_opp_table>;
                        cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
                };
 
                        device_type = "cpu";
                        reg = <0x0 0x3>;
                        enable-method = "psci";
+                       next-level-cache = <&CLUSTER0_L2>;
+                       operating-points-v2 = <&cpu_opp_table>;
                        cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
                };
 
                        device_type = "cpu";
                        reg = <0x0 0x100>;
                        enable-method = "psci";
+                       next-level-cache = <&CLUSTER1_L2>;
+                       operating-points-v2 = <&cpu_opp_table>;
                        cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
                };
 
                        device_type = "cpu";
                        reg = <0x0 0x101>;
                        enable-method = "psci";
+                       next-level-cache = <&CLUSTER1_L2>;
+                       operating-points-v2 = <&cpu_opp_table>;
                        cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
                };
 
                        device_type = "cpu";
                        reg = <0x0 0x102>;
                        enable-method = "psci";
+                       next-level-cache = <&CLUSTER1_L2>;
+                       operating-points-v2 = <&cpu_opp_table>;
                        cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
                };
 
                        device_type = "cpu";
                        reg = <0x0 0x103>;
                        enable-method = "psci";
+                       next-level-cache = <&CLUSTER1_L2>;
+                       operating-points-v2 = <&cpu_opp_table>;
                        cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
                };
+
+               CLUSTER0_L2: l2-cache0 {
+                       compatible = "cache";
+               };
+
+               CLUSTER1_L2: l2-cache1 {
+                       compatible = "cache";
+               };
+       };
+
+       cpu_opp_table: cpu_opp_table {
+               compatible = "operating-points-v2";
+               opp-shared;
+
+               opp00 {
+                       opp-hz = /bits/ 64 <208000000>;
+                       opp-microvolt = <1040000>;
+                       clock-latency-ns = <500000>;
+               };
+               opp01 {
+                       opp-hz = /bits/ 64 <432000000>;
+                       opp-microvolt = <1040000>;
+                       clock-latency-ns = <500000>;
+               };
+               opp02 {
+                       opp-hz = /bits/ 64 <729000000>;
+                       opp-microvolt = <1090000>;
+                       clock-latency-ns = <500000>;
+               };
+               opp03 {
+                       opp-hz = /bits/ 64 <960000000>;
+                       opp-microvolt = <1180000>;
+                       clock-latency-ns = <500000>;
+               };
+               opp04 {
+                       opp-hz = /bits/ 64 <1200000000>;
+                       opp-microvolt = <1330000>;
+                       clock-latency-ns = <500000>;
+               };
        };
 
        gic: interrupt-controller@f6801000 {
                #size-cells = <2>;
                ranges;
 
+               sram: sram@fff80000 {
+                       compatible = "hisilicon,hi6220-sramctrl", "syscon";
+                       reg = <0x0 0xfff80000 0x0 0x12000>;
+               };
+
                ao_ctrl: ao_ctrl@f7800000 {
                        compatible = "hisilicon,hi6220-aoctrl", "syscon";
                        reg = <0x0 0xf7800000 0x0 0x2000>;
                        #clock-cells = <1>;
                };
 
+               stub_clock: stub_clock {
+                       compatible = "hisilicon,hi6220-stub-clk";
+                       hisilicon,hi6220-clk-sram = <&sram>;
+                       #clock-cells = <1>;
+                       mbox-names = "mbox-tx";
+                       mboxes = <&mailbox 1 0 11>;
+               };
+
                uart0: uart@f8015000 {  /* console */
                        compatible = "arm,pl011", "arm,primecell";
                        reg = <0x0 0xf8015000 0x0 0x1000>;
                        clocks = <&sys_ctrl HI6220_UART1_PCLK>,
                                 <&sys_ctrl HI6220_UART1_PCLK>;
                        clock-names = "uartclk", "apb_pclk";
+                       pinctrl-names = "default";
+                       pinctrl-0 = <&uart1_pmx_func &uart1_cfg_func1 &uart1_cfg_func2>;
                        status = "disabled";
                };
 
                        clocks = <&sys_ctrl HI6220_UART2_PCLK>,
                                 <&sys_ctrl HI6220_UART2_PCLK>;
                        clock-names = "uartclk", "apb_pclk";
+                       pinctrl-names = "default";
+                       pinctrl-0 = <&uart2_pmx_func &uart2_cfg_func>;
                        status = "disabled";
                };
 
                        clocks = <&sys_ctrl HI6220_UART3_PCLK>,
                                 <&sys_ctrl HI6220_UART3_PCLK>;
                        clock-names = "uartclk", "apb_pclk";
+                       pinctrl-names = "default";
+                       pinctrl-0 = <&uart3_pmx_func &uart3_cfg_func>;
+                       status = "disabled";
                };
 
                uart4: uart@f7114000 {
                        clocks = <&sys_ctrl HI6220_UART4_PCLK>,
                                 <&sys_ctrl HI6220_UART4_PCLK>;
                        clock-names = "uartclk", "apb_pclk";
+                       pinctrl-names = "default";
+                       pinctrl-0 = <&uart4_pmx_func &uart4_cfg_func>;
                        status = "disabled";
                };
 
                        clock-names = "timer1", "timer2", "apb_pclk";
                };
 
+               pmx0: pinmux@f7010000 {
+                       compatible = "pinctrl-single";
+                       reg = <0x0 0xf7010000  0x0 0x27c>;
+                       #address-cells = <1>;
+                       #size-cells = <1>;
+                       #gpio-range-cells = <3>;
+                       pinctrl-single,register-width = <32>;
+                       pinctrl-single,function-mask = <7>;
+                       pinctrl-single,gpio-range = <
+                               &range  80  8 MUX_M0 /* gpio  3: [0..7] */
+                               &range  88  8 MUX_M0 /* gpio  4: [0..7] */
+                               &range  96  8 MUX_M0 /* gpio  5: [0..7] */
+                               &range 104  8 MUX_M0 /* gpio  6: [0..7] */
+                               &range 112  8 MUX_M0 /* gpio  7: [0..7] */
+                               &range 120  2 MUX_M0 /* gpio  8: [0..1] */
+                               &range   2  6 MUX_M1 /* gpio  8: [2..7] */
+                               &range   8  8 MUX_M1 /* gpio  9: [0..7] */
+                               &range   0  1 MUX_M1 /* gpio 10: [0]    */
+                               &range  16  7 MUX_M1 /* gpio 10: [1..7] */
+                               &range  23  3 MUX_M1 /* gpio 11: [0..2] */
+                               &range  28  5 MUX_M1 /* gpio 11: [3..7] */
+                               &range  33  3 MUX_M1 /* gpio 12: [0..2] */
+                               &range  43  5 MUX_M1 /* gpio 12: [3..7] */
+                               &range  48  8 MUX_M1 /* gpio 13: [0..7] */
+                               &range  56  8 MUX_M1 /* gpio 14: [0..7] */
+                               &range  74  6 MUX_M1 /* gpio 15: [0..5] */
+                               &range 122  1 MUX_M1 /* gpio 15: [6]    */
+                               &range 126  1 MUX_M1 /* gpio 15: [7]    */
+                               &range 127  8 MUX_M1 /* gpio 16: [0..7] */
+                               &range 135  8 MUX_M1 /* gpio 17: [0..7] */
+                               &range 143  8 MUX_M1 /* gpio 18: [0..7] */
+                               &range 151  8 MUX_M1 /* gpio 19: [0..7] */
+                       >;
+                       range: gpio-range {
+                               #pinctrl-single,gpio-range-cells = <3>;
+                       };
+               };
+
+               pmx1: pinmux@f7010800 {
+                       compatible = "pinconf-single";
+                       reg = <0x0 0xf7010800 0x0 0x28c>;
+                       #address-cells = <1>;
+                       #size-cells = <1>;
+                       pinctrl-single,register-width = <32>;
+               };
+
+               pmx2: pinmux@f8001800 {
+                       compatible = "pinconf-single";
+                       reg = <0x0 0xf8001800 0x0 0x78>;
+                       #address-cells = <1>;
+                       #size-cells = <1>;
+                       pinctrl-single,register-width = <32>;
+               };
+
                gpio0: gpio@f8011000 {
                        compatible = "arm,pl061", "arm,primecell";
                        reg = <0x0 0xf8011000 0x0 0x1000>;
                        interrupts = <0 55 0x4>;
                        gpio-controller;
                        #gpio-cells = <2>;
+                       gpio-ranges = <&pmx0 0 80 8>;
                        interrupt-controller;
                        #interrupt-cells = <2>;
                        clocks = <&ao_ctrl 2>;
                        interrupts = <0 56 0x4>;
                        gpio-controller;
                        #gpio-cells = <2>;
+                       gpio-ranges = <&pmx0 0 88 8>;
                        interrupt-controller;
                        #interrupt-cells = <2>;
                        clocks = <&ao_ctrl 2>;
                        interrupts = <0 57 0x4>;
                        gpio-controller;
                        #gpio-cells = <2>;
+                       gpio-ranges = <&pmx0 0 96 8>;
                        interrupt-controller;
                        #interrupt-cells = <2>;
                        clocks = <&ao_ctrl 2>;
                        interrupts = <0 58 0x4>;
                        gpio-controller;
                        #gpio-cells = <2>;
+                       gpio-ranges = <&pmx0 0 104 8>;
                        interrupt-controller;
                        #interrupt-cells = <2>;
                        clocks = <&ao_ctrl 2>;
                        interrupts = <0 59 0x4>;
                        gpio-controller;
                        #gpio-cells = <2>;
+                       gpio-ranges = <&pmx0 0 112 8>;
                        interrupt-controller;
                        #interrupt-cells = <2>;
                        clocks = <&ao_ctrl 2>;
                        interrupts = <0 60 0x4>;
                        gpio-controller;
                        #gpio-cells = <2>;
+                       gpio-ranges = <&pmx0 0 120 2 &pmx0 2 2 6>;
                        interrupt-controller;
                        #interrupt-cells = <2>;
                        clocks = <&ao_ctrl 2>;
                        interrupts = <0 61 0x4>;
                        gpio-controller;
                        #gpio-cells = <2>;
+                       gpio-ranges = <&pmx0 0 8 8>;
                        interrupt-controller;
                        #interrupt-cells = <2>;
                        clocks = <&ao_ctrl 2>;
                        interrupts = <0 62 0x4>;
                        gpio-controller;
                        #gpio-cells = <2>;
+                       gpio-ranges = <&pmx0 0 0 1 &pmx0 1 16 7>;
                        interrupt-controller;
                        #interrupt-cells = <2>;
                        clocks = <&ao_ctrl 2>;
                        interrupts = <0 63 0x4>;
                        gpio-controller;
                        #gpio-cells = <2>;
+                       gpio-ranges = <&pmx0 0 23 3 &pmx0 3 28 5>;
                        interrupt-controller;
                        #interrupt-cells = <2>;
                        clocks = <&ao_ctrl 2>;
                        interrupts = <0 64 0x4>;
                        gpio-controller;
                        #gpio-cells = <2>;
+                       gpio-ranges = <&pmx0 0 33 3 &pmx0 3 43 5>;
                        interrupt-controller;
                        #interrupt-cells = <2>;
                        clocks = <&ao_ctrl 2>;
                        reg = <0x0 0xf7029000 0x0 0x1000>;
                        interrupts = <0 65 0x4>;
                        gpio-controller;
+                       #gpio-cells = <2>;
+                       gpio-ranges = <&pmx0 0 48 8>;
                        interrupt-controller;
                        #interrupt-cells = <2>;
                        clocks = <&ao_ctrl 2>;
                        interrupts = <0 66 0x4>;
                        gpio-controller;
                        #gpio-cells = <2>;
+                       gpio-ranges = <&pmx0 0 56 8>;
                        interrupt-controller;
                        #interrupt-cells = <2>;
                        clocks = <&ao_ctrl 2>;
                        interrupts = <0 67 0x4>;
                        gpio-controller;
                        #gpio-cells = <2>;
+                       gpio-ranges = <
+                               &pmx0 0 74 6
+                               &pmx0 6 122 1
+                               &pmx0 7 126 1
+                       >;
                        interrupt-controller;
                        #interrupt-cells = <2>;
                        clocks = <&ao_ctrl 2>;
                        interrupts = <0 68 0x4>;
                        gpio-controller;
                        #gpio-cells = <2>;
+                       gpio-ranges = <&pmx0 0 127 8>;
                        interrupt-controller;
                        #interrupt-cells = <2>;
                        clocks = <&ao_ctrl 2>;
                        interrupts = <0 69 0x4>;
                        gpio-controller;
                        #gpio-cells = <2>;
+                       gpio-ranges = <&pmx0 0 135 8>;
                        interrupt-controller;
                        #interrupt-cells = <2>;
                        clocks = <&ao_ctrl 2>;
                        interrupts = <0 70 0x4>;
                        gpio-controller;
                        #gpio-cells = <2>;
+                       gpio-ranges = <&pmx0 0 143 8>;
                        interrupt-controller;
                        #interrupt-cells = <2>;
                        clocks = <&ao_ctrl 2>;
                        interrupts = <0 71 0x4>;
                        gpio-controller;
                        #gpio-cells = <2>;
+                       gpio-ranges = <&pmx0 0 151 8>;
                        interrupt-controller;
                        #interrupt-cells = <2>;
                        clocks = <&ao_ctrl 2>;
                        clock-names = "apb_pclk";
                };
+
+               spi0: spi@f7106000 {
+                       compatible = "arm,pl022", "arm,primecell";
+                       reg = <0x0 0xf7106000 0x0 0x1000>;
+                       interrupts = <0 50 4>;
+                       bus-id = <0>;
+                       enable-dma = <0>;
+                       clocks = <&sys_ctrl HI6220_SPI_CLK>;
+                       clock-names = "apb_pclk";
+                       pinctrl-names = "default";
+                       pinctrl-0 = <&spi0_pmx_func &spi0_cfg_func>;
+                       num-cs = <1>;
+                       cs-gpios = <&gpio6 2 0>;
+                       status = "disabled";
+               };
+
+               i2c0: i2c@f7100000 {
+                       compatible = "snps,designware-i2c";
+                       reg = <0x0 0xf7100000 0x0 0x1000>;
+                       interrupts = <0 44 4>;
+                       clocks = <&sys_ctrl HI6220_I2C0_CLK>;
+                       i2c-sda-hold-time-ns = <300>;
+                       pinctrl-names = "default";
+                       pinctrl-0 = <&i2c0_pmx_func &i2c0_cfg_func>;
+                       status = "disabled";
+               };
+
+               i2c1: i2c@f7101000 {
+                       compatible = "snps,designware-i2c";
+                       reg = <0x0 0xf7101000 0x0 0x1000>;
+                       clocks = <&sys_ctrl HI6220_I2C1_CLK>;
+                       interrupts = <0 45 4>;
+                       i2c-sda-hold-time-ns = <300>;
+                       pinctrl-names = "default";
+                       pinctrl-0 = <&i2c1_pmx_func &i2c1_cfg_func>;
+                       status = "disabled";
+               };
+
+               i2c2: i2c@f7102000 {
+                       compatible = "snps,designware-i2c";
+                       reg = <0x0 0xf7102000 0x0 0x1000>;
+                       clocks = <&sys_ctrl HI6220_I2C2_CLK>;
+                       interrupts = <0 46 4>;
+                       i2c-sda-hold-time-ns = <300>;
+                       pinctrl-names = "default";
+                       pinctrl-0 = <&i2c2_pmx_func &i2c2_cfg_func>;
+                       status = "disabled";
+               };
+
+               fixed_5v_hub: regulator@0 {
+                       compatible = "regulator-fixed";
+                       regulator-name = "fixed_5v_hub";
+                       regulator-min-microvolt = <5000000>;
+                       regulator-max-microvolt = <5000000>;
+                       regulator-boot-on;
+                       gpio = <&gpio0 7 0>;
+                       regulator-always-on;
+               };
+
+               usb_phy: usbphy {
+                       compatible = "hisilicon,hi6220-usb-phy";
+                       #phy-cells = <0>;
+                       phy-supply = <&fixed_5v_hub>;
+                       hisilicon,peripheral-syscon = <&sys_ctrl>;
+               };
+
+               usb: usb@f72c0000 {
+                       compatible = "hisilicon,hi6220-usb";
+                       reg = <0x0 0xf72c0000 0x0 0x40000>;
+                       phys = <&usb_phy>;
+                       phy-names = "usb2-phy";
+                       clocks = <&sys_ctrl HI6220_USBOTG_HCLK>;
+                       clock-names = "otg";
+                       dr_mode = "otg";
+                       g-use-dma;
+                       g-rx-fifo-size = <512>;
+                       g-np-tx-fifo-size = <128>;
+                       g-tx-fifo-size = <128 128 128 128 128 128>;
+                       interrupts = <0 77 0x4>;
+               };
+
+               mailbox: mailbox@f7510000 {
+                       compatible = "hisilicon,hi6220-mbox";
+                       reg = <0x0 0xf7510000 0x0 0x1000>, /* IPC_S */
+                             <0x0 0x06dff800 0x0 0x0800>; /* Mailbox buffer */
+                       interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
+                       #mbox-cells = <3>;
+               };
+
+               dwmmc_0: dwmmc0@f723d000 {
+                       compatible = "hisilicon,hi6220-dw-mshc";
+                       num-slots = <0x1>;
+                       cap-mmc-highspeed;
+                       non-removable;
+                       reg = <0x0 0xf723d000 0x0 0x1000>;
+                       interrupts = <0x0 0x48 0x4>;
+                       clocks = <&sys_ctrl 2>, <&sys_ctrl 1>;
+                       clock-names = "ciu", "biu";
+                       bus-width = <0x8>;
+                       vmmc-supply = <&ldo19>;
+                       pinctrl-names = "default";
+                       pinctrl-0 = <&emmc_pmx_func &emmc_clk_cfg_func
+                                    &emmc_cfg_func &emmc_rst_cfg_func>;
+               };
+
+               dwmmc_1: dwmmc1@f723e000 {
+                       compatible = "hisilicon,hi6220-dw-mshc";
+                       num-slots = <0x1>;
+                       card-detect-delay = <200>;
+                       hisilicon,peripheral-syscon = <&ao_ctrl>;
+                       cap-sd-highspeed;
+                       reg = <0x0 0xf723e000 0x0 0x1000>;
+                       interrupts = <0x0 0x49 0x4>;
+                       #address-cells = <0x1>;
+                       #size-cells = <0x0>;
+                       clocks = <&sys_ctrl 4>, <&sys_ctrl 3>;
+                       clock-names = "ciu", "biu";
+                       vqmmc-supply = <&ldo7>;
+                       vmmc-supply = <&ldo10>;
+                       bus-width = <0x4>;
+                       disable-wp;
+                       cd-gpios = <&gpio1 0 1>;
+                       pinctrl-names = "default", "idle";
+                       pinctrl-0 = <&sd_pmx_func &sd_clk_cfg_func &sd_cfg_func>;
+                       pinctrl-1 = <&sd_pmx_idle &sd_clk_cfg_idle &sd_cfg_idle>;
+               };
+
+               dwmmc_2: dwmmc2@f723f000 {
+                       compatible = "hisilicon,hi6220-dw-mshc";
+                       num-slots = <0x1>;
+                       reg = <0x0 0xf723f000 0x0 0x1000>;
+                       interrupts = <0x0 0x4a 0x4>;
+                       clocks = <&sys_ctrl HI6220_MMC2_CIUCLK>, <&sys_ctrl HI6220_MMC2_CLK>;
+                       clock-names = "ciu", "biu";
+                       bus-width = <0x4>;
+                       broken-cd;
+                       pinctrl-names = "default", "idle";
+                       pinctrl-0 = <&sdio_pmx_func &sdio_clk_cfg_func &sdio_cfg_func>;
+                       pinctrl-1 = <&sdio_pmx_idle &sdio_clk_cfg_idle &sdio_cfg_idle>;
+               };
+
+               tsensor: tsensor@0,f7030700 {
+                       compatible = "hisilicon,tsensor";
+                       reg = <0x0 0xf7030700 0x0 0x1000>;
+                       interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&sys_ctrl 22>;
+                       clock-names = "thermal_clk";
+                       #thermal-sensor-cells = <1>;
+               };
+
+               thermal-zones {
+
+                       cls0: cls0 {
+                               polling-delay = <1000>;
+                               polling-delay-passive = <100>;
+                               sustainable-power = <3326>;
+
+                               /* sensor ID */
+                               thermal-sensors = <&tsensor 2>;
+
+                               trips {
+                                       threshold: trip-point@0 {
+                                               temperature = <65000>;
+                                               hysteresis = <0>;
+                                               type = "passive";
+                                       };
+
+                                       target: trip-point@1 {
+                                               temperature = <75000>;
+                                               hysteresis = <0>;
+                                               type = "passive";
+                                       };
+                               };
+
+                               cooling-maps {
+                                       map0 {
+                                               trip = <&target>;
+                                               cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
+                                       };
+                               };
+                       };
+               };
        };
 };