zynq: use GIC device tree bindings
authorJosh Cartwright <josh.cartwright@ni.com>
Thu, 18 Oct 2012 00:46:49 +0000 (19:46 -0500)
committerMichal Simek <michal.simek@xilinx.com>
Mon, 29 Oct 2012 07:31:01 +0000 (08:31 +0100)
The Zynq uses the cortex-a9-gic.  This eliminates the need to hardcode
register addresses.

Signed-off-by: Josh Cartwright <josh.cartwright@ni.com>
Cc: John Linn <john.linn@xilinx.com>
Acked-by: Arnd Bergmann <arnd@arndb.de>
Tested-by: Michal Simek <michal.simek@xilinx.com>
arch/arm/boot/dts/zynq-ep107.dts
arch/arm/mach-zynq/common.c
arch/arm/mach-zynq/include/mach/zynq_soc.h

index 37ca192..f914090 100644 (file)
                ranges;
 
                intc: interrupt-controller@f8f01000 {
+                       compatible = "arm,cortex-a9-gic";
+                       #interrupt-cells = <3>;
+                       #address-cells = <1>;
                        interrupt-controller;
-                       compatible = "arm,gic";
-                       reg = <0xF8F01000 0x1000>;
-                       #interrupt-cells = <2>;
+                       reg = <0xF8F01000 0x1000>,
+                             <0xF8F00100 0x100>;
                };
 
                uart0: uart@e0000000 {
                        compatible = "xlnx,xuartps";
                        reg = <0xE0000000 0x1000>;
-                       interrupts = <59 0>;
+                       interrupts = <0 27 4>;
                        clock = <50000000>;
                };
        };
index ab5cfdd..d73963b 100644 (file)
@@ -55,12 +55,17 @@ static void __init xilinx_init_machine(void)
        of_platform_bus_probe(NULL, zynq_of_bus_ids, NULL);
 }
 
+static struct of_device_id irq_match[] __initdata = {
+       { .compatible = "arm,cortex-a9-gic", .data = gic_of_init, },
+       { }
+};
+
 /**
  * xilinx_irq_init() - Interrupt controller initialization for the GIC.
  */
 static void __init xilinx_irq_init(void)
 {
-       gic_init(0, 29, SCU_GIC_DIST_BASE, SCU_GIC_CPU_BASE);
+       of_irq_init(irq_match);
 }
 
 /* The minimum devices needed to be mapped before the VM system is up and
index d0d3f8f..3d1c6a6 100644 (file)
@@ -35,8 +35,6 @@
 
 #define TTC0_BASE                      IOMEM(TTC0_VIRT)
 #define SCU_PERIPH_BASE                        IOMEM(SCU_PERIPH_VIRT)
-#define SCU_GIC_CPU_BASE               (SCU_PERIPH_BASE + 0x100)
-#define SCU_GIC_DIST_BASE              (SCU_PERIPH_BASE + 0x1000)
 #define PL310_L2CC_BASE                        IOMEM(PL310_L2CC_VIRT)
 
 /*