Merge tag 'iwlwifi-next-for-kalle-2014-12-30' of https://git.kernel.org/pub/scm/linux...
[cascardo/linux.git] / arch / powerpc / boot / dts / p5020ds.dts
1 /*
2  * P5020DS Device Tree Source
3  *
4  * Copyright 2010-2011 Freescale Semiconductor Inc.
5  *
6  * Redistribution and use in source and binary forms, with or without
7  * modification, are permitted provided that the following conditions are met:
8  *     * Redistributions of source code must retain the above copyright
9  *       notice, this list of conditions and the following disclaimer.
10  *     * Redistributions in binary form must reproduce the above copyright
11  *       notice, this list of conditions and the following disclaimer in the
12  *       documentation and/or other materials provided with the distribution.
13  *     * Neither the name of Freescale Semiconductor nor the
14  *       names of its contributors may be used to endorse or promote products
15  *       derived from this software without specific prior written permission.
16  *
17  *
18  * ALTERNATIVELY, this software may be distributed under the terms of the
19  * GNU General Public License ("GPL") as published by the Free Software
20  * Foundation, either version 2 of that License or (at your option) any
21  * later version.
22  *
23  * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
24  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26  * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
27  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33  */
34
35 /include/ "fsl/p5020si-pre.dtsi"
36
37 / {
38         model = "fsl,P5020DS";
39         compatible = "fsl,P5020DS";
40         #address-cells = <2>;
41         #size-cells = <2>;
42         interrupt-parent = <&mpic>;
43
44         memory {
45                 device_type = "memory";
46         };
47
48         dcsr: dcsr@f00000000 {
49                 ranges = <0x00000000 0xf 0x00000000 0x01008000>;
50         };
51
52         soc: soc@ffe000000 {
53                 ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
54                 reg = <0xf 0xfe000000 0 0x00001000>;
55                 spi@110000 {
56                         flash@0 {
57                                 #address-cells = <1>;
58                                 #size-cells = <1>;
59                                 compatible = "spansion,s25sl12801";
60                                 reg = <0>;
61                                 spi-max-frequency = <40000000>; /* input clock */
62                                 partition@u-boot {
63                                         label = "u-boot";
64                                         reg = <0x00000000 0x00100000>;
65                                         read-only;
66                                 };
67                                 partition@kernel {
68                                         label = "kernel";
69                                         reg = <0x00100000 0x00500000>;
70                                         read-only;
71                                 };
72                                 partition@dtb {
73                                         label = "dtb";
74                                         reg = <0x00600000 0x00100000>;
75                                         read-only;
76                                 };
77                                 partition@fs {
78                                         label = "file system";
79                                         reg = <0x00700000 0x00900000>;
80                                 };
81                         };
82                 };
83
84                 i2c@118100 {
85                         eeprom@51 {
86                                 compatible = "at24,24c256";
87                                 reg = <0x51>;
88                         };
89                         eeprom@52 {
90                                 compatible = "at24,24c256";
91                                 reg = <0x52>;
92                         };
93                 };
94
95                 i2c@119100 {
96                         rtc@68 {
97                                 compatible = "dallas,ds3232";
98                                 reg = <0x68>;
99                                 interrupts = <0x1 0x1 0 0>;
100                         };
101                         ina220@40 {
102                                 compatible = "ti,ina220";
103                                 reg = <0x40>;
104                                 shunt-resistor = <1000>;
105                         };
106                         ina220@41 {
107                                 compatible = "ti,ina220";
108                                 reg = <0x41>;
109                                 shunt-resistor = <1000>;
110                         };
111                         ina220@44 {
112                                 compatible = "ti,ina220";
113                                 reg = <0x44>;
114                                 shunt-resistor = <1000>;
115                         };
116                         ina220@45 {
117                                 compatible = "ti,ina220";
118                                 reg = <0x45>;
119                                 shunt-resistor = <1000>;
120                         };
121                         adt7461@4c {
122                                 compatible = "adi,adt7461";
123                                 reg = <0x4c>;
124                         };
125                 };
126         };
127
128         rio: rapidio@ffe0c0000 {
129                 reg = <0xf 0xfe0c0000 0 0x11000>;
130
131                 port1 {
132                         ranges = <0 0 0xc 0x20000000 0 0x10000000>;
133                 };
134                 port2 {
135                         ranges = <0 0 0xc 0x30000000 0 0x10000000>;
136                 };
137         };
138
139         lbc: localbus@ffe124000 {
140                 reg = <0xf 0xfe124000 0 0x1000>;
141                 ranges = <0 0 0xf 0xe8000000 0x08000000
142                           2 0 0xf 0xffa00000 0x00040000
143                           3 0 0xf 0xffdf0000 0x00008000>;
144
145                 flash@0,0 {
146                         compatible = "cfi-flash";
147                         reg = <0 0 0x08000000>;
148                         bank-width = <2>;
149                         device-width = <2>;
150                 };
151
152                 nand@2,0 {
153                         #address-cells = <1>;
154                         #size-cells = <1>;
155                         compatible = "fsl,elbc-fcm-nand";
156                         reg = <0x2 0x0 0x40000>;
157
158                         partition@0 {
159                                 label = "NAND U-Boot Image";
160                                 reg = <0x0 0x02000000>;
161                                 read-only;
162                         };
163
164                         partition@2000000 {
165                                 label = "NAND Root File System";
166                                 reg = <0x02000000 0x10000000>;
167                         };
168
169                         partition@12000000 {
170                                 label = "NAND Compressed RFS Image";
171                                 reg = <0x12000000 0x08000000>;
172                         };
173
174                         partition@1a000000 {
175                                 label = "NAND Linux Kernel Image";
176                                 reg = <0x1a000000 0x04000000>;
177                         };
178
179                         partition@1e000000 {
180                                 label = "NAND DTB Image";
181                                 reg = <0x1e000000 0x01000000>;
182                         };
183
184                         partition@1f000000 {
185                                 label = "NAND Writable User area";
186                                 reg = <0x1f000000 0x21000000>;
187                         };
188                 };
189
190                 board-control@3,0 {
191                         compatible = "fsl,p5020ds-fpga", "fsl,fpga-ngpixis";
192                         reg = <3 0 0x30>;
193                 };
194         };
195
196         pci0: pcie@ffe200000 {
197                 reg = <0xf 0xfe200000 0 0x1000>;
198                 ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000
199                           0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
200                 pcie@0 {
201                         ranges = <0x02000000 0 0xe0000000
202                                   0x02000000 0 0xe0000000
203                                   0 0x20000000
204
205                                   0x01000000 0 0x00000000
206                                   0x01000000 0 0x00000000
207                                   0 0x00010000>;
208                 };
209         };
210
211         pci1: pcie@ffe201000 {
212                 reg = <0xf 0xfe201000 0 0x1000>;
213                 ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000
214                           0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
215                 pcie@0 {
216                         ranges = <0x02000000 0 0xe0000000
217                                   0x02000000 0 0xe0000000
218                                   0 0x20000000
219
220                                   0x01000000 0 0x00000000
221                                   0x01000000 0 0x00000000
222                                   0 0x00010000>;
223                 };
224         };
225
226         pci2: pcie@ffe202000 {
227                 reg = <0xf 0xfe202000 0 0x1000>;
228                 ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000
229                           0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
230                 pcie@0 {
231                         ranges = <0x02000000 0 0xe0000000
232                                   0x02000000 0 0xe0000000
233                                   0 0x20000000
234
235                                   0x01000000 0 0x00000000
236                                   0x01000000 0 0x00000000
237                                   0 0x00010000>;
238                 };
239         };
240
241         pci3: pcie@ffe203000 {
242                 reg = <0xf 0xfe203000 0 0x1000>;
243                 ranges = <0x02000000 0 0xe0000000 0xc 0x60000000 0 0x20000000
244                           0x01000000 0 0x00000000 0xf 0xf8030000 0 0x00010000>;
245                 pcie@0 {
246                         ranges = <0x02000000 0 0xe0000000
247                                   0x02000000 0 0xe0000000
248                                   0 0x20000000
249
250                                   0x01000000 0 0x00000000
251                                   0x01000000 0 0x00000000
252                                   0 0x00010000>;
253                 };
254         };
255 };
256
257 /include/ "fsl/p5020si-post.dtsi"