1 /******************************************************************************
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
8 * Copyright(c) 2007 - 2015 Intel Corporation. All rights reserved.
9 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
10 * Copyright(c) 2016 Intel Deutschland GmbH
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of version 2 of the GNU General Public License as
14 * published by the Free Software Foundation.
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
26 * The full GNU General Public License is included in this distribution
27 * in the file called COPYING.
29 * Contact Information:
30 * Intel Linux Wireless <linuxwifi@intel.com>
31 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
35 * Copyright(c) 2005 - 2015 Intel Corporation. All rights reserved.
36 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
37 * Copyright(c) 2016 Intel Deutschland GmbH
38 * All rights reserved.
40 * Redistribution and use in source and binary forms, with or without
41 * modification, are permitted provided that the following conditions
44 * * Redistributions of source code must retain the above copyright
45 * notice, this list of conditions and the following disclaimer.
46 * * Redistributions in binary form must reproduce the above copyright
47 * notice, this list of conditions and the following disclaimer in
48 * the documentation and/or other materials provided with the
50 * * Neither the name Intel Corporation nor the names of its
51 * contributors may be used to endorse or promote products derived
52 * from this software without specific prior written permission.
54 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
55 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
56 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
57 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
58 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
59 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
60 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
61 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
62 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
63 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
64 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
66 *****************************************************************************/
67 #include <linux/pci.h>
68 #include <linux/pci-aspm.h>
69 #include <linux/interrupt.h>
70 #include <linux/debugfs.h>
71 #include <linux/sched.h>
72 #include <linux/bitops.h>
73 #include <linux/gfp.h>
74 #include <linux/vmalloc.h>
75 #include <linux/pm_runtime.h>
78 #include "iwl-trans.h"
82 #include "iwl-agn-hw.h"
83 #include "iwl-fw-error-dump.h"
87 /* extended range in FW SRAM */
88 #define IWL_FW_MEM_EXTENDED_START 0x40000
89 #define IWL_FW_MEM_EXTENDED_END 0x57FFF
91 static void iwl_pcie_free_fw_monitor(struct iwl_trans *trans)
93 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
95 if (!trans_pcie->fw_mon_page)
98 dma_unmap_page(trans->dev, trans_pcie->fw_mon_phys,
99 trans_pcie->fw_mon_size, DMA_FROM_DEVICE);
100 __free_pages(trans_pcie->fw_mon_page,
101 get_order(trans_pcie->fw_mon_size));
102 trans_pcie->fw_mon_page = NULL;
103 trans_pcie->fw_mon_phys = 0;
104 trans_pcie->fw_mon_size = 0;
107 static void iwl_pcie_alloc_fw_monitor(struct iwl_trans *trans, u8 max_power)
109 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
110 struct page *page = NULL;
116 /* default max_power is maximum */
122 if (WARN(max_power > 26,
123 "External buffer size for monitor is too big %d, check the FW TLV\n",
127 if (trans_pcie->fw_mon_page) {
128 dma_sync_single_for_device(trans->dev, trans_pcie->fw_mon_phys,
129 trans_pcie->fw_mon_size,
135 for (power = max_power; power >= 11; power--) {
139 order = get_order(size);
140 page = alloc_pages(__GFP_COMP | __GFP_NOWARN | __GFP_ZERO,
145 phys = dma_map_page(trans->dev, page, 0, PAGE_SIZE << order,
147 if (dma_mapping_error(trans->dev, phys)) {
148 __free_pages(page, order);
153 "Allocated 0x%08x bytes (order %d) for firmware monitor.\n",
158 if (WARN_ON_ONCE(!page))
161 if (power != max_power)
163 "Sorry - debug buffer is only %luK while you requested %luK\n",
164 (unsigned long)BIT(power - 10),
165 (unsigned long)BIT(max_power - 10));
167 trans_pcie->fw_mon_page = page;
168 trans_pcie->fw_mon_phys = phys;
169 trans_pcie->fw_mon_size = size;
172 static u32 iwl_trans_pcie_read_shr(struct iwl_trans *trans, u32 reg)
174 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
175 ((reg & 0x0000ffff) | (2 << 28)));
176 return iwl_read32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG);
179 static void iwl_trans_pcie_write_shr(struct iwl_trans *trans, u32 reg, u32 val)
181 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG, val);
182 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
183 ((reg & 0x0000ffff) | (3 << 28)));
186 static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
188 if (trans->cfg->apmg_not_supported)
191 if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
192 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
193 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
194 ~APMG_PS_CTRL_MSK_PWR_SRC);
196 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
197 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
198 ~APMG_PS_CTRL_MSK_PWR_SRC);
202 #define PCI_CFG_RETRY_TIMEOUT 0x041
204 static void iwl_pcie_apm_config(struct iwl_trans *trans)
206 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
211 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
212 * Check if BIOS (or OS) enabled L1-ASPM on this device.
213 * If so (likely), disable L0S, so device moves directly L0->L1;
214 * costs negligible amount of power savings.
215 * If not (unlikely), enable L0S, so there is at least some
216 * power savings, even without L1.
218 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
219 if (lctl & PCI_EXP_LNKCTL_ASPM_L1)
220 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
222 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
223 trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
225 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_DEVCTL2, &cap);
226 trans->ltr_enabled = cap & PCI_EXP_DEVCTL2_LTR_EN;
227 dev_info(trans->dev, "L1 %sabled - LTR %sabled\n",
228 (lctl & PCI_EXP_LNKCTL_ASPM_L1) ? "En" : "Dis",
229 trans->ltr_enabled ? "En" : "Dis");
233 * Start up NIC's basic functionality after it has been reset
234 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
235 * NOTE: This does not load uCode nor start the embedded processor
237 static int iwl_pcie_apm_init(struct iwl_trans *trans)
240 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
243 * Use "set_bit" below rather than "write", to preserve any hardware
244 * bits already set by default after reset.
247 /* Disable L0S exit timer (platform NMI Work/Around) */
248 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
249 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
250 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
253 * Disable L0s without affecting L1;
254 * don't wait for ICH L0s (ICH bug W/A)
256 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
257 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
259 /* Set FH wait threshold to maximum (HW error during stress W/A) */
260 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
263 * Enable HAP INTA (interrupt from management bus) to
264 * wake device's PCI Express link L1a -> L0s
266 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
267 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
269 iwl_pcie_apm_config(trans);
271 /* Configure analog phase-lock-loop before activating to D0A */
272 if (trans->cfg->base_params->pll_cfg_val)
273 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
274 trans->cfg->base_params->pll_cfg_val);
277 * Set "initialization complete" bit to move adapter from
278 * D0U* --> D0A* (powered-up active) state.
280 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
283 * Wait for clock stabilization; once stabilized, access to
284 * device-internal resources is supported, e.g. iwl_write_prph()
285 * and accesses to uCode SRAM.
287 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
288 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
289 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
291 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
295 if (trans->cfg->host_interrupt_operation_mode) {
297 * This is a bit of an abuse - This is needed for 7260 / 3160
298 * only check host_interrupt_operation_mode even if this is
299 * not related to host_interrupt_operation_mode.
301 * Enable the oscillator to count wake up time for L1 exit. This
302 * consumes slightly more power (100uA) - but allows to be sure
303 * that we wake up from L1 on time.
305 * This looks weird: read twice the same register, discard the
306 * value, set a bit, and yet again, read that same register
307 * just to discard the value. But that's the way the hardware
310 iwl_read_prph(trans, OSC_CLK);
311 iwl_read_prph(trans, OSC_CLK);
312 iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL);
313 iwl_read_prph(trans, OSC_CLK);
314 iwl_read_prph(trans, OSC_CLK);
318 * Enable DMA clock and wait for it to stabilize.
320 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0"
321 * bits do not disable clocks. This preserves any hardware
322 * bits already set by default in "CLK_CTRL_REG" after reset.
324 if (!trans->cfg->apmg_not_supported) {
325 iwl_write_prph(trans, APMG_CLK_EN_REG,
326 APMG_CLK_VAL_DMA_CLK_RQT);
329 /* Disable L1-Active */
330 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
331 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
333 /* Clear the interrupt in APMG if the NIC is in RFKILL */
334 iwl_write_prph(trans, APMG_RTC_INT_STT_REG,
335 APMG_RTC_INT_STT_RFKILL);
338 set_bit(STATUS_DEVICE_ENABLED, &trans->status);
345 * Enable LP XTAL to avoid HW bug where device may consume much power if
346 * FW is not loaded after device reset. LP XTAL is disabled by default
347 * after device HW reset. Do it only if XTAL is fed by internal source.
348 * Configure device's "persistence" mode to avoid resetting XTAL again when
349 * SHRD_HW_RST occurs in S3.
351 static void iwl_pcie_apm_lp_xtal_enable(struct iwl_trans *trans)
355 u32 apmg_xtal_cfg_reg;
359 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
360 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
362 /* Reset entire device - do controller reset (results in SHRD_HW_RST) */
363 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
368 * Set "initialization complete" bit to move adapter from
369 * D0U* --> D0A* (powered-up active) state.
371 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
374 * Wait for clock stabilization; once stabilized, access to
375 * device-internal resources is possible.
377 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
378 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
379 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
381 if (WARN_ON(ret < 0)) {
382 IWL_ERR(trans, "Access time out - failed to enable LP XTAL\n");
383 /* Release XTAL ON request */
384 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
385 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
390 * Clear "disable persistence" to avoid LP XTAL resetting when
391 * SHRD_HW_RST is applied in S3.
393 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
394 APMG_PCIDEV_STT_VAL_PERSIST_DIS);
397 * Force APMG XTAL to be active to prevent its disabling by HW
398 * caused by APMG idle state.
400 apmg_xtal_cfg_reg = iwl_trans_pcie_read_shr(trans,
401 SHR_APMG_XTAL_CFG_REG);
402 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
404 SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
407 * Reset entire device again - do controller reset (results in
408 * SHRD_HW_RST). Turn MAC off before proceeding.
410 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
414 /* Enable LP XTAL by indirect access through CSR */
415 apmg_gp1_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_GP1_REG);
416 iwl_trans_pcie_write_shr(trans, SHR_APMG_GP1_REG, apmg_gp1_reg |
417 SHR_APMG_GP1_WF_XTAL_LP_EN |
418 SHR_APMG_GP1_CHICKEN_BIT_SELECT);
420 /* Clear delay line clock power up */
421 dl_cfg_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_DL_CFG_REG);
422 iwl_trans_pcie_write_shr(trans, SHR_APMG_DL_CFG_REG, dl_cfg_reg &
423 ~SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP);
426 * Enable persistence mode to avoid LP XTAL resetting when
427 * SHRD_HW_RST is applied in S3.
429 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
430 CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
433 * Clear "initialization complete" bit to move adapter from
434 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
436 iwl_clear_bit(trans, CSR_GP_CNTRL,
437 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
439 /* Activates XTAL resources monitor */
440 __iwl_trans_pcie_set_bit(trans, CSR_MONITOR_CFG_REG,
441 CSR_MONITOR_XTAL_RESOURCES);
443 /* Release XTAL ON request */
444 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
445 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
448 /* Release APMG XTAL */
449 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
451 ~SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
454 static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
458 /* stop device's busmaster DMA activity */
459 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
461 ret = iwl_poll_bit(trans, CSR_RESET,
462 CSR_RESET_REG_FLAG_MASTER_DISABLED,
463 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
465 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
467 IWL_DEBUG_INFO(trans, "stop master\n");
472 static void iwl_pcie_apm_stop(struct iwl_trans *trans, bool op_mode_leave)
474 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
477 if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
478 iwl_pcie_apm_init(trans);
480 /* inform ME that we are leaving */
481 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_7000)
482 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
483 APMG_PCIDEV_STT_VAL_WAKE_ME);
484 else if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) {
485 iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
486 CSR_RESET_LINK_PWR_MGMT_DISABLED);
487 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
488 CSR_HW_IF_CONFIG_REG_PREPARE |
489 CSR_HW_IF_CONFIG_REG_ENABLE_PME);
491 iwl_clear_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
492 CSR_RESET_LINK_PWR_MGMT_DISABLED);
497 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
499 /* Stop device's DMA activity */
500 iwl_pcie_apm_stop_master(trans);
502 if (trans->cfg->lp_xtal_workaround) {
503 iwl_pcie_apm_lp_xtal_enable(trans);
507 /* Reset the entire device */
508 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
513 * Clear "initialization complete" bit to move adapter from
514 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
516 iwl_clear_bit(trans, CSR_GP_CNTRL,
517 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
520 static int iwl_pcie_nic_init(struct iwl_trans *trans)
522 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
525 spin_lock(&trans_pcie->irq_lock);
526 iwl_pcie_apm_init(trans);
528 spin_unlock(&trans_pcie->irq_lock);
530 iwl_pcie_set_pwr(trans, false);
532 iwl_op_mode_nic_config(trans->op_mode);
534 /* Allocate the RX queue, or reset if it is already allocated */
535 iwl_pcie_rx_init(trans);
537 /* Allocate or reset and init all Tx and Command queues */
538 if (iwl_pcie_tx_init(trans))
541 if (trans->cfg->base_params->shadow_reg_enable) {
542 /* enable shadow regs in HW */
543 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
544 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
550 #define HW_READY_TIMEOUT (50)
552 /* Note: returns poll_bit return value, which is >= 0 if success */
553 static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
557 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
558 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
560 /* See if we got it */
561 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
562 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
563 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
567 iwl_set_bit(trans, CSR_MBOX_SET_REG, CSR_MBOX_SET_REG_OS_ALIVE);
569 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
573 /* Note: returns standard 0/-ERROR code */
574 static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
580 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
582 ret = iwl_pcie_set_hw_ready(trans);
583 /* If the card is ready, exit 0 */
587 iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
588 CSR_RESET_LINK_PWR_MGMT_DISABLED);
591 for (iter = 0; iter < 10; iter++) {
592 /* If HW is not ready, prepare the conditions to check again */
593 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
594 CSR_HW_IF_CONFIG_REG_PREPARE);
597 ret = iwl_pcie_set_hw_ready(trans);
601 usleep_range(200, 1000);
603 } while (t < 150000);
607 IWL_ERR(trans, "Couldn't prepare the card\n");
615 static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
616 dma_addr_t phy_addr, u32 byte_cnt)
618 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
622 trans_pcie->ucode_write_complete = false;
624 if (!iwl_trans_grab_nic_access(trans, &flags))
627 iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
628 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
630 iwl_write32(trans, FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
633 iwl_write32(trans, FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
634 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
636 iwl_write32(trans, FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
637 (iwl_get_dma_hi_addr(phy_addr)
638 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
640 iwl_write32(trans, FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
641 BIT(FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM) |
642 BIT(FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX) |
643 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
645 iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
646 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
647 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
648 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
650 iwl_trans_release_nic_access(trans, &flags);
652 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
653 trans_pcie->ucode_write_complete, 5 * HZ);
655 IWL_ERR(trans, "Failed to load firmware chunk!\n");
662 static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
663 const struct fw_desc *section)
667 u32 offset, chunk_sz = min_t(u32, FH_MEM_TB_MAX_LENGTH, section->len);
670 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
673 v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
674 GFP_KERNEL | __GFP_NOWARN);
676 IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
677 chunk_sz = PAGE_SIZE;
678 v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
679 &p_addr, GFP_KERNEL);
684 for (offset = 0; offset < section->len; offset += chunk_sz) {
685 u32 copy_size, dst_addr;
686 bool extended_addr = false;
688 copy_size = min_t(u32, chunk_sz, section->len - offset);
689 dst_addr = section->offset + offset;
691 if (dst_addr >= IWL_FW_MEM_EXTENDED_START &&
692 dst_addr <= IWL_FW_MEM_EXTENDED_END)
693 extended_addr = true;
696 iwl_set_bits_prph(trans, LMPM_CHICK,
697 LMPM_CHICK_EXTENDED_ADDR_SPACE);
699 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
700 ret = iwl_pcie_load_firmware_chunk(trans, dst_addr, p_addr,
704 iwl_clear_bits_prph(trans, LMPM_CHICK,
705 LMPM_CHICK_EXTENDED_ADDR_SPACE);
709 "Could not load the [%d] uCode section\n",
715 dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
720 * Driver Takes the ownership on secure machine before FW load
721 * and prevent race with the BT load.
722 * W/A for ROM bug. (should be remove in the next Si step)
724 static int iwl_pcie_rsa_race_bug_wa(struct iwl_trans *trans)
726 u32 val, loop = 1000;
729 * Check the RSA semaphore is accessible.
730 * If the HW isn't locked and the rsa semaphore isn't accessible,
733 val = iwl_read_prph(trans, PREG_AUX_BUS_WPROT_0);
734 if (val & (BIT(1) | BIT(17))) {
736 "can't access the RSA semaphore it is write protected\n");
740 /* take ownership on the AUX IF */
741 iwl_write_prph(trans, WFPM_CTRL_REG, WFPM_AUX_CTL_AUX_IF_MAC_OWNER_MSK);
742 iwl_write_prph(trans, AUX_MISC_MASTER1_EN, AUX_MISC_MASTER1_EN_SBE_MSK);
745 iwl_write_prph(trans, AUX_MISC_MASTER1_SMPHR_STATUS, 0x1);
746 val = iwl_read_prph(trans, AUX_MISC_MASTER1_SMPHR_STATUS);
748 iwl_write_prph(trans, RSA_ENABLE, 0);
756 IWL_ERR(trans, "Failed to take ownership on secure machine\n");
760 static int iwl_pcie_load_cpu_sections_8000(struct iwl_trans *trans,
761 const struct fw_img *image,
763 int *first_ucode_section)
766 int i, ret = 0, sec_num = 0x1;
767 u32 val, last_read_idx = 0;
771 *first_ucode_section = 0;
774 (*first_ucode_section)++;
777 for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) {
781 * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between
783 * PAGING_SEPARATOR_SECTION delimiter - separate between
784 * CPU2 non paged to CPU2 paging sec.
786 if (!image->sec[i].data ||
787 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION ||
788 image->sec[i].offset == PAGING_SEPARATOR_SECTION) {
790 "Break since Data not valid or Empty section, sec = %d\n",
795 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
799 /* Notify the ucode of the loaded section number and status */
800 val = iwl_read_direct32(trans, FH_UCODE_LOAD_STATUS);
801 val = val | (sec_num << shift_param);
802 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, val);
803 sec_num = (sec_num << 1) | 0x1;
806 *first_ucode_section = last_read_idx;
809 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, 0xFFFF);
811 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, 0xFFFFFFFF);
816 static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans,
817 const struct fw_img *image,
819 int *first_ucode_section)
823 u32 last_read_idx = 0;
827 *first_ucode_section = 0;
830 (*first_ucode_section)++;
833 for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) {
837 * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between
839 * PAGING_SEPARATOR_SECTION delimiter - separate between
840 * CPU2 non paged to CPU2 paging sec.
842 if (!image->sec[i].data ||
843 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION ||
844 image->sec[i].offset == PAGING_SEPARATOR_SECTION) {
846 "Break since Data not valid or Empty section, sec = %d\n",
851 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
856 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
857 iwl_set_bits_prph(trans,
858 CSR_UCODE_LOAD_STATUS_ADDR,
859 (LMPM_CPU_UCODE_LOADING_COMPLETED |
860 LMPM_CPU_HDRS_LOADING_COMPLETED |
861 LMPM_CPU_UCODE_LOADING_STARTED) <<
864 *first_ucode_section = last_read_idx;
869 static void iwl_pcie_apply_destination(struct iwl_trans *trans)
871 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
872 const struct iwl_fw_dbg_dest_tlv *dest = trans->dbg_dest_tlv;
877 "DBG DEST version is %d - expect issues\n",
880 IWL_INFO(trans, "Applying debug destination %s\n",
881 get_fw_dbg_mode_string(dest->monitor_mode));
883 if (dest->monitor_mode == EXTERNAL_MODE)
884 iwl_pcie_alloc_fw_monitor(trans, dest->size_power);
886 IWL_WARN(trans, "PCI should have external buffer debug\n");
888 for (i = 0; i < trans->dbg_dest_reg_num; i++) {
889 u32 addr = le32_to_cpu(dest->reg_ops[i].addr);
890 u32 val = le32_to_cpu(dest->reg_ops[i].val);
892 switch (dest->reg_ops[i].op) {
894 iwl_write32(trans, addr, val);
897 iwl_set_bit(trans, addr, BIT(val));
900 iwl_clear_bit(trans, addr, BIT(val));
903 iwl_write_prph(trans, addr, val);
906 iwl_set_bits_prph(trans, addr, BIT(val));
909 iwl_clear_bits_prph(trans, addr, BIT(val));
912 if (iwl_read_prph(trans, addr) & BIT(val)) {
914 "BIT(%u) in address 0x%x is 1, stopping FW configuration\n",
920 IWL_ERR(trans, "FW debug - unknown OP %d\n",
921 dest->reg_ops[i].op);
927 if (dest->monitor_mode == EXTERNAL_MODE && trans_pcie->fw_mon_size) {
928 iwl_write_prph(trans, le32_to_cpu(dest->base_reg),
929 trans_pcie->fw_mon_phys >> dest->base_shift);
930 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
931 iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
932 (trans_pcie->fw_mon_phys +
933 trans_pcie->fw_mon_size - 256) >>
936 iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
937 (trans_pcie->fw_mon_phys +
938 trans_pcie->fw_mon_size) >>
943 static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
944 const struct fw_img *image)
946 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
948 int first_ucode_section;
950 IWL_DEBUG_FW(trans, "working with %s CPU\n",
951 image->is_dual_cpus ? "Dual" : "Single");
953 /* load to FW the binary non secured sections of CPU1 */
954 ret = iwl_pcie_load_cpu_sections(trans, image, 1, &first_ucode_section);
958 if (image->is_dual_cpus) {
959 /* set CPU2 header address */
960 iwl_write_prph(trans,
961 LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR,
962 LMPM_SECURE_CPU2_HDR_MEM_SPACE);
964 /* load to FW the binary sections of CPU2 */
965 ret = iwl_pcie_load_cpu_sections(trans, image, 2,
966 &first_ucode_section);
971 /* supported for 7000 only for the moment */
972 if (iwlwifi_mod_params.fw_monitor &&
973 trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) {
974 iwl_pcie_alloc_fw_monitor(trans, 0);
976 if (trans_pcie->fw_mon_size) {
977 iwl_write_prph(trans, MON_BUFF_BASE_ADDR,
978 trans_pcie->fw_mon_phys >> 4);
979 iwl_write_prph(trans, MON_BUFF_END_ADDR,
980 (trans_pcie->fw_mon_phys +
981 trans_pcie->fw_mon_size) >> 4);
983 } else if (trans->dbg_dest_tlv) {
984 iwl_pcie_apply_destination(trans);
987 /* release CPU reset */
988 iwl_write32(trans, CSR_RESET, 0);
993 static int iwl_pcie_load_given_ucode_8000(struct iwl_trans *trans,
994 const struct fw_img *image)
997 int first_ucode_section;
999 IWL_DEBUG_FW(trans, "working with %s CPU\n",
1000 image->is_dual_cpus ? "Dual" : "Single");
1002 if (trans->dbg_dest_tlv)
1003 iwl_pcie_apply_destination(trans);
1005 /* TODO: remove in the next Si step */
1006 ret = iwl_pcie_rsa_race_bug_wa(trans);
1010 /* configure the ucode to be ready to get the secured image */
1011 /* release CPU reset */
1012 iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT);
1014 /* load to FW the binary Secured sections of CPU1 */
1015 ret = iwl_pcie_load_cpu_sections_8000(trans, image, 1,
1016 &first_ucode_section);
1020 /* load to FW the binary sections of CPU2 */
1021 return iwl_pcie_load_cpu_sections_8000(trans, image, 2,
1022 &first_ucode_section);
1025 static void _iwl_trans_pcie_stop_device(struct iwl_trans *trans, bool low_power)
1027 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1028 bool hw_rfkill, was_hw_rfkill;
1030 lockdep_assert_held(&trans_pcie->mutex);
1032 if (trans_pcie->is_down)
1035 trans_pcie->is_down = true;
1037 was_hw_rfkill = iwl_is_rfkill_set(trans);
1039 /* tell the device to stop sending interrupts */
1040 spin_lock(&trans_pcie->irq_lock);
1041 iwl_disable_interrupts(trans);
1042 spin_unlock(&trans_pcie->irq_lock);
1044 /* device going down, Stop using ICT table */
1045 iwl_pcie_disable_ict(trans);
1048 * If a HW restart happens during firmware loading,
1049 * then the firmware loading might call this function
1050 * and later it might be called again due to the
1051 * restart. So don't process again if the device is
1054 if (test_and_clear_bit(STATUS_DEVICE_ENABLED, &trans->status)) {
1055 IWL_DEBUG_INFO(trans,
1056 "DEVICE_ENABLED bit was set and is now cleared\n");
1057 iwl_pcie_tx_stop(trans);
1058 iwl_pcie_rx_stop(trans);
1060 /* Power-down device's busmaster DMA clocks */
1061 if (!trans->cfg->apmg_not_supported) {
1062 iwl_write_prph(trans, APMG_CLK_DIS_REG,
1063 APMG_CLK_VAL_DMA_CLK_RQT);
1068 /* Make sure (redundant) we've released our request to stay awake */
1069 iwl_clear_bit(trans, CSR_GP_CNTRL,
1070 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1072 /* Stop the device, and put it in low power state */
1073 iwl_pcie_apm_stop(trans, false);
1075 /* stop and reset the on-board processor */
1076 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
1080 * Upon stop, the APM issues an interrupt if HW RF kill is set.
1081 * This is a bug in certain verions of the hardware.
1082 * Certain devices also keep sending HW RF kill interrupt all
1083 * the time, unless the interrupt is ACKed even if the interrupt
1084 * should be masked. Re-ACK all the interrupts here.
1086 spin_lock(&trans_pcie->irq_lock);
1087 iwl_disable_interrupts(trans);
1088 spin_unlock(&trans_pcie->irq_lock);
1090 /* clear all status bits */
1091 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1092 clear_bit(STATUS_INT_ENABLED, &trans->status);
1093 clear_bit(STATUS_TPOWER_PMI, &trans->status);
1094 clear_bit(STATUS_RFKILL, &trans->status);
1097 * Even if we stop the HW, we still want the RF kill
1100 iwl_enable_rfkill_int(trans);
1103 * Check again since the RF kill state may have changed while
1104 * all the interrupts were disabled, in this case we couldn't
1105 * receive the RF kill interrupt and update the state in the
1107 * Don't call the op_mode if the rkfill state hasn't changed.
1108 * This allows the op_mode to call stop_device from the rfkill
1109 * notification without endless recursion. Under very rare
1110 * circumstances, we might have a small recursion if the rfkill
1111 * state changed exactly now while we were called from stop_device.
1112 * This is very unlikely but can happen and is supported.
1114 hw_rfkill = iwl_is_rfkill_set(trans);
1116 set_bit(STATUS_RFKILL, &trans->status);
1118 clear_bit(STATUS_RFKILL, &trans->status);
1119 if (hw_rfkill != was_hw_rfkill)
1120 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
1122 /* re-take ownership to prevent other users from stealing the device */
1123 iwl_pcie_prepare_card_hw(trans);
1126 static void iwl_pcie_synchronize_irqs(struct iwl_trans *trans)
1128 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1130 if (trans_pcie->msix_enabled) {
1133 for (i = 0; i < trans_pcie->allocated_vector; i++)
1134 synchronize_irq(trans_pcie->msix_entries[i].vector);
1136 synchronize_irq(trans_pcie->pci_dev->irq);
1140 static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
1141 const struct fw_img *fw, bool run_in_rfkill)
1143 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1147 /* This may fail if AMT took ownership of the device */
1148 if (iwl_pcie_prepare_card_hw(trans)) {
1149 IWL_WARN(trans, "Exit HW not ready\n");
1154 iwl_enable_rfkill_int(trans);
1156 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1159 * We enabled the RF-Kill interrupt and the handler may very
1160 * well be running. Disable the interrupts to make sure no other
1161 * interrupt can be fired.
1163 iwl_disable_interrupts(trans);
1165 /* Make sure it finished running */
1166 iwl_pcie_synchronize_irqs(trans);
1168 mutex_lock(&trans_pcie->mutex);
1170 /* If platform's RF_KILL switch is NOT set to KILL */
1171 hw_rfkill = iwl_is_rfkill_set(trans);
1173 set_bit(STATUS_RFKILL, &trans->status);
1175 clear_bit(STATUS_RFKILL, &trans->status);
1176 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
1177 if (hw_rfkill && !run_in_rfkill) {
1182 /* Someone called stop_device, don't try to start_fw */
1183 if (trans_pcie->is_down) {
1185 "Can't start_fw since the HW hasn't been started\n");
1190 /* make sure rfkill handshake bits are cleared */
1191 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1192 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
1193 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1195 /* clear (again), then enable host interrupts */
1196 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1198 ret = iwl_pcie_nic_init(trans);
1200 IWL_ERR(trans, "Unable to init nic\n");
1205 * Now, we load the firmware and don't want to be interrupted, even
1206 * by the RF-Kill interrupt (hence mask all the interrupt besides the
1207 * FH_TX interrupt which is needed to load the firmware). If the
1208 * RF-Kill switch is toggled, we will find out after having loaded
1209 * the firmware and return the proper value to the caller.
1211 iwl_enable_fw_load_int(trans);
1213 /* really make sure rfkill handshake bits are cleared */
1214 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1215 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1217 /* Load the given image to the HW */
1218 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
1219 ret = iwl_pcie_load_given_ucode_8000(trans, fw);
1221 ret = iwl_pcie_load_given_ucode(trans, fw);
1222 iwl_enable_interrupts(trans);
1224 /* re-check RF-Kill state since we may have missed the interrupt */
1225 hw_rfkill = iwl_is_rfkill_set(trans);
1227 set_bit(STATUS_RFKILL, &trans->status);
1229 clear_bit(STATUS_RFKILL, &trans->status);
1231 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
1232 if (hw_rfkill && !run_in_rfkill)
1236 mutex_unlock(&trans_pcie->mutex);
1240 static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
1242 iwl_pcie_reset_ict(trans);
1243 iwl_pcie_tx_start(trans, scd_addr);
1246 static void iwl_trans_pcie_stop_device(struct iwl_trans *trans, bool low_power)
1248 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1250 mutex_lock(&trans_pcie->mutex);
1251 _iwl_trans_pcie_stop_device(trans, low_power);
1252 mutex_unlock(&trans_pcie->mutex);
1255 void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state)
1257 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1258 IWL_TRANS_GET_PCIE_TRANS(trans);
1260 lockdep_assert_held(&trans_pcie->mutex);
1262 if (iwl_op_mode_hw_rf_kill(trans->op_mode, state))
1263 _iwl_trans_pcie_stop_device(trans, true);
1266 static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test,
1270 /* Enable persistence mode to avoid reset */
1271 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
1272 CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
1275 iwl_disable_interrupts(trans);
1278 * in testing mode, the host stays awake and the
1279 * hardware won't be reset (not even partially)
1284 iwl_pcie_disable_ict(trans);
1286 iwl_pcie_synchronize_irqs(trans);
1288 iwl_clear_bit(trans, CSR_GP_CNTRL,
1289 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1290 iwl_clear_bit(trans, CSR_GP_CNTRL,
1291 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1295 * reset TX queues -- some of their registers reset during S3
1296 * so if we don't reset everything here the D3 image would try
1297 * to execute some invalid memory upon resume
1299 iwl_trans_pcie_tx_reset(trans);
1302 iwl_pcie_set_pwr(trans, true);
1305 static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
1306 enum iwl_d3_status *status,
1307 bool test, bool reset)
1313 iwl_enable_interrupts(trans);
1314 *status = IWL_D3_STATUS_ALIVE;
1319 * Also enables interrupts - none will happen as the device doesn't
1320 * know we're waking it up, only when the opmode actually tells it
1323 iwl_pcie_reset_ict(trans);
1324 iwl_enable_interrupts(trans);
1326 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1327 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1329 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
1332 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1333 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1334 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1337 IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
1341 iwl_pcie_set_pwr(trans, false);
1344 iwl_clear_bit(trans, CSR_GP_CNTRL,
1345 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1347 iwl_trans_pcie_tx_reset(trans);
1349 ret = iwl_pcie_rx_init(trans);
1352 "Failed to resume the device (RX reset)\n");
1357 val = iwl_read32(trans, CSR_RESET);
1358 if (val & CSR_RESET_REG_FLAG_NEVO_RESET)
1359 *status = IWL_D3_STATUS_RESET;
1361 *status = IWL_D3_STATUS_ALIVE;
1366 struct iwl_causes_list {
1372 static struct iwl_causes_list causes_list[] = {
1373 {MSIX_FH_INT_CAUSES_D2S_CH0_NUM, CSR_MSIX_FH_INT_MASK_AD, 0},
1374 {MSIX_FH_INT_CAUSES_D2S_CH1_NUM, CSR_MSIX_FH_INT_MASK_AD, 0x1},
1375 {MSIX_FH_INT_CAUSES_S2D, CSR_MSIX_FH_INT_MASK_AD, 0x3},
1376 {MSIX_FH_INT_CAUSES_FH_ERR, CSR_MSIX_FH_INT_MASK_AD, 0x5},
1377 {MSIX_HW_INT_CAUSES_REG_ALIVE, CSR_MSIX_HW_INT_MASK_AD, 0x10},
1378 {MSIX_HW_INT_CAUSES_REG_WAKEUP, CSR_MSIX_HW_INT_MASK_AD, 0x11},
1379 {MSIX_HW_INT_CAUSES_REG_CT_KILL, CSR_MSIX_HW_INT_MASK_AD, 0x16},
1380 {MSIX_HW_INT_CAUSES_REG_RF_KILL, CSR_MSIX_HW_INT_MASK_AD, 0x17},
1381 {MSIX_HW_INT_CAUSES_REG_PERIODIC, CSR_MSIX_HW_INT_MASK_AD, 0x18},
1382 {MSIX_HW_INT_CAUSES_REG_SW_ERR, CSR_MSIX_HW_INT_MASK_AD, 0x29},
1383 {MSIX_HW_INT_CAUSES_REG_SCD, CSR_MSIX_HW_INT_MASK_AD, 0x2A},
1384 {MSIX_HW_INT_CAUSES_REG_FH_TX, CSR_MSIX_HW_INT_MASK_AD, 0x2B},
1385 {MSIX_HW_INT_CAUSES_REG_HW_ERR, CSR_MSIX_HW_INT_MASK_AD, 0x2D},
1386 {MSIX_HW_INT_CAUSES_REG_HAP, CSR_MSIX_HW_INT_MASK_AD, 0x2E},
1389 static void iwl_pcie_init_msix(struct iwl_trans_pcie *trans_pcie)
1391 u32 val, max_rx_vector, i;
1392 struct iwl_trans *trans = trans_pcie->trans;
1394 max_rx_vector = trans_pcie->allocated_vector - 1;
1396 if (!trans_pcie->msix_enabled)
1399 iwl_write_prph(trans, UREG_CHICK, UREG_CHICK_MSIX_ENABLE);
1402 * Each cause from the list above and the RX causes is represented as
1403 * a byte in the IVAR table. We access the first (N - 1) bytes and map
1404 * them to the (N - 1) vectors so these vectors will be used as rx
1405 * vectors. Then access all non rx causes and map them to the
1406 * default queue (N'th queue).
1408 for (i = 0; i < max_rx_vector; i++) {
1409 iwl_write8(trans, CSR_MSIX_RX_IVAR(i), MSIX_FH_INT_CAUSES_Q(i));
1410 iwl_clear_bit(trans, CSR_MSIX_FH_INT_MASK_AD,
1411 BIT(MSIX_FH_INT_CAUSES_Q(i)));
1414 for (i = 0; i < ARRAY_SIZE(causes_list); i++) {
1415 val = trans_pcie->default_irq_num |
1416 MSIX_NON_AUTO_CLEAR_CAUSE;
1417 iwl_write8(trans, CSR_MSIX_IVAR(causes_list[i].addr), val);
1418 iwl_clear_bit(trans, causes_list[i].mask_reg,
1419 causes_list[i].cause_num);
1421 trans_pcie->fh_init_mask =
1422 ~iwl_read32(trans, CSR_MSIX_FH_INT_MASK_AD);
1423 trans_pcie->fh_mask = trans_pcie->fh_init_mask;
1424 trans_pcie->hw_init_mask =
1425 ~iwl_read32(trans, CSR_MSIX_HW_INT_MASK_AD);
1426 trans_pcie->hw_mask = trans_pcie->hw_init_mask;
1429 static void iwl_pcie_set_interrupt_capa(struct pci_dev *pdev,
1430 struct iwl_trans *trans)
1432 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1437 if (trans->cfg->mq_rx_supported) {
1438 max_vector = min_t(u32, (num_possible_cpus() + 1),
1439 IWL_MAX_RX_HW_QUEUES);
1440 for (i = 0; i < max_vector; i++)
1441 trans_pcie->msix_entries[i].entry = i;
1443 ret = pci_enable_msix_range(pdev, trans_pcie->msix_entries,
1444 MSIX_MIN_INTERRUPT_VECTORS,
1447 IWL_DEBUG_INFO(trans,
1448 "Enable MSI-X allocate %d interrupt vector\n",
1450 trans_pcie->allocated_vector = ret;
1451 trans_pcie->default_irq_num =
1452 trans_pcie->allocated_vector - 1;
1453 trans_pcie->trans->num_rx_queues =
1454 trans_pcie->allocated_vector - 1;
1455 trans_pcie->msix_enabled = true;
1459 IWL_DEBUG_INFO(trans,
1460 "ret = %d %s move to msi mode\n", ret,
1462 "can't allocate more than 1 interrupt vector" :
1463 "failed to enable msi-x mode");
1464 pci_disable_msix(pdev);
1467 ret = pci_enable_msi(pdev);
1469 dev_err(&pdev->dev, "pci_enable_msi failed - %d\n", ret);
1470 /* enable rfkill interrupt: hw bug w/a */
1471 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
1472 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
1473 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
1474 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
1479 static int iwl_pcie_init_msix_handler(struct pci_dev *pdev,
1480 struct iwl_trans_pcie *trans_pcie)
1484 last_vector = trans_pcie->trans->num_rx_queues;
1486 for (i = 0; i < trans_pcie->allocated_vector; i++) {
1489 ret = request_threaded_irq(trans_pcie->msix_entries[i].vector,
1491 (i == last_vector) ?
1492 iwl_pcie_irq_msix_handler :
1493 iwl_pcie_irq_rx_msix_handler,
1496 &trans_pcie->msix_entries[i]);
1500 IWL_ERR(trans_pcie->trans,
1501 "Error allocating IRQ %d\n", i);
1502 for (j = 0; j < i; j++)
1503 free_irq(trans_pcie->msix_entries[i].vector,
1504 &trans_pcie->msix_entries[i]);
1505 pci_disable_msix(pdev);
1513 static int _iwl_trans_pcie_start_hw(struct iwl_trans *trans, bool low_power)
1515 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1519 lockdep_assert_held(&trans_pcie->mutex);
1521 err = iwl_pcie_prepare_card_hw(trans);
1523 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
1527 /* Reset the entire device */
1528 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
1530 usleep_range(10, 15);
1532 iwl_pcie_apm_init(trans);
1534 iwl_pcie_init_msix(trans_pcie);
1535 /* From now on, the op_mode will be kept updated about RF kill state */
1536 iwl_enable_rfkill_int(trans);
1538 /* Set is_down to false here so that...*/
1539 trans_pcie->is_down = false;
1541 hw_rfkill = iwl_is_rfkill_set(trans);
1543 set_bit(STATUS_RFKILL, &trans->status);
1545 clear_bit(STATUS_RFKILL, &trans->status);
1546 /* ... rfkill can call stop_device and set it false if needed */
1547 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
1549 /* Make sure we sync here, because we'll need full access later */
1551 pm_runtime_resume(trans->dev);
1556 static int iwl_trans_pcie_start_hw(struct iwl_trans *trans, bool low_power)
1558 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1561 mutex_lock(&trans_pcie->mutex);
1562 ret = _iwl_trans_pcie_start_hw(trans, low_power);
1563 mutex_unlock(&trans_pcie->mutex);
1568 static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
1570 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1572 mutex_lock(&trans_pcie->mutex);
1574 /* disable interrupts - don't enable HW RF kill interrupt */
1575 spin_lock(&trans_pcie->irq_lock);
1576 iwl_disable_interrupts(trans);
1577 spin_unlock(&trans_pcie->irq_lock);
1579 iwl_pcie_apm_stop(trans, true);
1581 spin_lock(&trans_pcie->irq_lock);
1582 iwl_disable_interrupts(trans);
1583 spin_unlock(&trans_pcie->irq_lock);
1585 iwl_pcie_disable_ict(trans);
1587 mutex_unlock(&trans_pcie->mutex);
1589 iwl_pcie_synchronize_irqs(trans);
1592 static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1594 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1597 static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1599 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1602 static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1604 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1607 static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
1609 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
1610 ((reg & 0x000FFFFF) | (3 << 24)));
1611 return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
1614 static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
1617 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
1618 ((addr & 0x000FFFFF) | (3 << 24)));
1619 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
1622 static void iwl_trans_pcie_configure(struct iwl_trans *trans,
1623 const struct iwl_trans_config *trans_cfg)
1625 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1627 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
1628 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
1629 trans_pcie->cmd_q_wdg_timeout = trans_cfg->cmd_q_wdg_timeout;
1630 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1631 trans_pcie->n_no_reclaim_cmds = 0;
1633 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1634 if (trans_pcie->n_no_reclaim_cmds)
1635 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1636 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
1638 trans_pcie->rx_buf_size = trans_cfg->rx_buf_size;
1639 trans_pcie->rx_page_order =
1640 iwl_trans_get_rb_size_order(trans_pcie->rx_buf_size);
1642 trans_pcie->wide_cmd_header = trans_cfg->wide_cmd_header;
1643 trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
1644 trans_pcie->scd_set_active = trans_cfg->scd_set_active;
1645 trans_pcie->sw_csum_tx = trans_cfg->sw_csum_tx;
1647 trans->command_groups = trans_cfg->command_groups;
1648 trans->command_groups_size = trans_cfg->command_groups_size;
1650 /* Initialize NAPI here - it should be before registering to mac80211
1651 * in the opmode but after the HW struct is allocated.
1652 * As this function may be called again in some corner cases don't
1653 * do anything if NAPI was already initialized.
1655 if (trans_pcie->napi_dev.reg_state != NETREG_DUMMY)
1656 init_dummy_netdev(&trans_pcie->napi_dev);
1659 void iwl_trans_pcie_free(struct iwl_trans *trans)
1661 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1664 iwl_pcie_synchronize_irqs(trans);
1666 iwl_pcie_tx_free(trans);
1667 iwl_pcie_rx_free(trans);
1669 if (trans_pcie->msix_enabled) {
1670 for (i = 0; i < trans_pcie->allocated_vector; i++)
1671 free_irq(trans_pcie->msix_entries[i].vector,
1672 &trans_pcie->msix_entries[i]);
1674 pci_disable_msix(trans_pcie->pci_dev);
1675 trans_pcie->msix_enabled = false;
1677 free_irq(trans_pcie->pci_dev->irq, trans);
1679 iwl_pcie_free_ict(trans);
1681 pci_disable_msi(trans_pcie->pci_dev);
1683 iounmap(trans_pcie->hw_base);
1684 pci_release_regions(trans_pcie->pci_dev);
1685 pci_disable_device(trans_pcie->pci_dev);
1687 iwl_pcie_free_fw_monitor(trans);
1689 for_each_possible_cpu(i) {
1690 struct iwl_tso_hdr_page *p =
1691 per_cpu_ptr(trans_pcie->tso_hdr_page, i);
1694 __free_page(p->page);
1697 free_percpu(trans_pcie->tso_hdr_page);
1698 iwl_trans_free(trans);
1701 static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1704 set_bit(STATUS_TPOWER_PMI, &trans->status);
1706 clear_bit(STATUS_TPOWER_PMI, &trans->status);
1709 static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans,
1710 unsigned long *flags)
1713 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1715 spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
1717 if (trans_pcie->cmd_hold_nic_awake)
1720 /* this bit wakes up the NIC */
1721 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1722 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1723 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
1727 * These bits say the device is running, and should keep running for
1728 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
1729 * but they do not indicate that embedded SRAM is restored yet;
1730 * 3945 and 4965 have volatile SRAM, and must save/restore contents
1731 * to/from host DRAM when sleeping/waking for power-saving.
1732 * Each direction takes approximately 1/4 millisecond; with this
1733 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
1734 * series of register accesses are expected (e.g. reading Event Log),
1735 * to keep device from sleeping.
1737 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
1738 * SRAM is okay/restored. We don't check that here because this call
1739 * is just for hardware register access; but GP1 MAC_SLEEP check is a
1740 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
1742 * 5000 series and later (including 1000 series) have non-volatile SRAM,
1743 * and do not save/restore SRAM when power cycling.
1745 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1746 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
1747 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
1748 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
1749 if (unlikely(ret < 0)) {
1750 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
1752 "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
1753 iwl_read32(trans, CSR_GP_CNTRL));
1754 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
1760 * Fool sparse by faking we release the lock - sparse will
1761 * track nic_access anyway.
1763 __release(&trans_pcie->reg_lock);
1767 static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
1768 unsigned long *flags)
1770 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1772 lockdep_assert_held(&trans_pcie->reg_lock);
1775 * Fool sparse by faking we acquiring the lock - sparse will
1776 * track nic_access anyway.
1778 __acquire(&trans_pcie->reg_lock);
1780 if (trans_pcie->cmd_hold_nic_awake)
1783 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1784 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1786 * Above we read the CSR_GP_CNTRL register, which will flush
1787 * any previous writes, but we need the write that clears the
1788 * MAC_ACCESS_REQ bit to be performed before any other writes
1789 * scheduled on different CPUs (after we drop reg_lock).
1793 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
1796 static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
1797 void *buf, int dwords)
1799 unsigned long flags;
1803 if (iwl_trans_grab_nic_access(trans, &flags)) {
1804 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
1805 for (offs = 0; offs < dwords; offs++)
1806 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
1807 iwl_trans_release_nic_access(trans, &flags);
1814 static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
1815 const void *buf, int dwords)
1817 unsigned long flags;
1819 const u32 *vals = buf;
1821 if (iwl_trans_grab_nic_access(trans, &flags)) {
1822 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
1823 for (offs = 0; offs < dwords; offs++)
1824 iwl_write32(trans, HBUS_TARG_MEM_WDAT,
1825 vals ? vals[offs] : 0);
1826 iwl_trans_release_nic_access(trans, &flags);
1833 static void iwl_trans_pcie_freeze_txq_timer(struct iwl_trans *trans,
1837 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1840 for_each_set_bit(queue, &txqs, BITS_PER_LONG) {
1841 struct iwl_txq *txq = &trans_pcie->txq[queue];
1844 spin_lock_bh(&txq->lock);
1848 if (txq->frozen == freeze)
1851 IWL_DEBUG_TX_QUEUES(trans, "%s TXQ %d\n",
1852 freeze ? "Freezing" : "Waking", queue);
1854 txq->frozen = freeze;
1856 if (txq->q.read_ptr == txq->q.write_ptr)
1860 if (unlikely(time_after(now,
1861 txq->stuck_timer.expires))) {
1863 * The timer should have fired, maybe it is
1864 * spinning right now on the lock.
1868 /* remember how long until the timer fires */
1869 txq->frozen_expiry_remainder =
1870 txq->stuck_timer.expires - now;
1871 del_timer(&txq->stuck_timer);
1876 * Wake a non-empty queue -> arm timer with the
1877 * remainder before it froze
1879 mod_timer(&txq->stuck_timer,
1880 now + txq->frozen_expiry_remainder);
1883 spin_unlock_bh(&txq->lock);
1887 static void iwl_trans_pcie_block_txq_ptrs(struct iwl_trans *trans, bool block)
1889 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1892 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
1893 struct iwl_txq *txq = &trans_pcie->txq[i];
1895 if (i == trans_pcie->cmd_queue)
1898 spin_lock_bh(&txq->lock);
1900 if (!block && !(WARN_ON_ONCE(!txq->block))) {
1903 iwl_write32(trans, HBUS_TARG_WRPTR,
1904 txq->q.write_ptr | (i << 8));
1910 spin_unlock_bh(&txq->lock);
1914 #define IWL_FLUSH_WAIT_MS 2000
1916 static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans, u32 txq_bm)
1918 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1919 struct iwl_txq *txq;
1920 struct iwl_queue *q;
1922 unsigned long now = jiffies;
1927 /* waiting for all the tx frames complete might take a while */
1928 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1931 if (cnt == trans_pcie->cmd_queue)
1933 if (!test_bit(cnt, trans_pcie->queue_used))
1935 if (!(BIT(cnt) & txq_bm))
1938 IWL_DEBUG_TX_QUEUES(trans, "Emptying queue %d...\n", cnt);
1939 txq = &trans_pcie->txq[cnt];
1941 wr_ptr = ACCESS_ONCE(q->write_ptr);
1943 while (q->read_ptr != ACCESS_ONCE(q->write_ptr) &&
1944 !time_after(jiffies,
1945 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) {
1946 u8 write_ptr = ACCESS_ONCE(q->write_ptr);
1948 if (WARN_ONCE(wr_ptr != write_ptr,
1949 "WR pointer moved while flushing %d -> %d\n",
1955 if (q->read_ptr != q->write_ptr) {
1957 "fail to flush all tx fifo queues Q %d\n", cnt);
1961 IWL_DEBUG_TX_QUEUES(trans, "Queue %d is now empty.\n", cnt);
1967 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
1968 txq->q.read_ptr, txq->q.write_ptr);
1970 scd_sram_addr = trans_pcie->scd_base_addr +
1971 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
1972 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
1974 iwl_print_hex_error(trans, buf, sizeof(buf));
1976 for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
1977 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
1978 iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));
1980 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1981 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
1982 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
1983 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
1985 iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
1986 SCD_TRANS_TBL_OFFSET_QUEUE(cnt));
1989 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
1991 tbl_dw = tbl_dw & 0x0000FFFF;
1994 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
1995 cnt, active ? "" : "in", fifo, tbl_dw,
1996 iwl_read_prph(trans, SCD_QUEUE_RDPTR(cnt)) &
1997 (TFD_QUEUE_SIZE_MAX - 1),
1998 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
2004 static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
2005 u32 mask, u32 value)
2007 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2008 unsigned long flags;
2010 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
2011 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
2012 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
2015 void iwl_trans_pcie_ref(struct iwl_trans *trans)
2017 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2019 if (iwlwifi_mod_params.d0i3_disable)
2022 pm_runtime_get(&trans_pcie->pci_dev->dev);
2025 IWL_DEBUG_RPM(trans, "runtime usage count: %d\n",
2026 atomic_read(&trans_pcie->pci_dev->dev.power.usage_count));
2027 #endif /* CONFIG_PM */
2030 void iwl_trans_pcie_unref(struct iwl_trans *trans)
2032 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2034 if (iwlwifi_mod_params.d0i3_disable)
2037 pm_runtime_mark_last_busy(&trans_pcie->pci_dev->dev);
2038 pm_runtime_put_autosuspend(&trans_pcie->pci_dev->dev);
2041 IWL_DEBUG_RPM(trans, "runtime usage count: %d\n",
2042 atomic_read(&trans_pcie->pci_dev->dev.power.usage_count));
2043 #endif /* CONFIG_PM */
2046 static const char *get_csr_string(int cmd)
2048 #define IWL_CMD(x) case x: return #x
2050 IWL_CMD(CSR_HW_IF_CONFIG_REG);
2051 IWL_CMD(CSR_INT_COALESCING);
2053 IWL_CMD(CSR_INT_MASK);
2054 IWL_CMD(CSR_FH_INT_STATUS);
2055 IWL_CMD(CSR_GPIO_IN);
2057 IWL_CMD(CSR_GP_CNTRL);
2058 IWL_CMD(CSR_HW_REV);
2059 IWL_CMD(CSR_EEPROM_REG);
2060 IWL_CMD(CSR_EEPROM_GP);
2061 IWL_CMD(CSR_OTP_GP_REG);
2062 IWL_CMD(CSR_GIO_REG);
2063 IWL_CMD(CSR_GP_UCODE_REG);
2064 IWL_CMD(CSR_GP_DRIVER_REG);
2065 IWL_CMD(CSR_UCODE_DRV_GP1);
2066 IWL_CMD(CSR_UCODE_DRV_GP2);
2067 IWL_CMD(CSR_LED_REG);
2068 IWL_CMD(CSR_DRAM_INT_TBL_REG);
2069 IWL_CMD(CSR_GIO_CHICKEN_BITS);
2070 IWL_CMD(CSR_ANA_PLL_CFG);
2071 IWL_CMD(CSR_HW_REV_WA_REG);
2072 IWL_CMD(CSR_MONITOR_STATUS_REG);
2073 IWL_CMD(CSR_DBG_HPET_MEM_REG);
2080 void iwl_pcie_dump_csr(struct iwl_trans *trans)
2083 static const u32 csr_tbl[] = {
2084 CSR_HW_IF_CONFIG_REG,
2102 CSR_DRAM_INT_TBL_REG,
2103 CSR_GIO_CHICKEN_BITS,
2105 CSR_MONITOR_STATUS_REG,
2107 CSR_DBG_HPET_MEM_REG
2109 IWL_ERR(trans, "CSR values:\n");
2110 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
2111 "CSR_INT_PERIODIC_REG)\n");
2112 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
2113 IWL_ERR(trans, " %25s: 0X%08x\n",
2114 get_csr_string(csr_tbl[i]),
2115 iwl_read32(trans, csr_tbl[i]));
2119 #ifdef CONFIG_IWLWIFI_DEBUGFS
2120 /* create and remove of files */
2121 #define DEBUGFS_ADD_FILE(name, parent, mode) do { \
2122 if (!debugfs_create_file(#name, mode, parent, trans, \
2123 &iwl_dbgfs_##name##_ops)) \
2127 /* file operation */
2128 #define DEBUGFS_READ_FILE_OPS(name) \
2129 static const struct file_operations iwl_dbgfs_##name##_ops = { \
2130 .read = iwl_dbgfs_##name##_read, \
2131 .open = simple_open, \
2132 .llseek = generic_file_llseek, \
2135 #define DEBUGFS_WRITE_FILE_OPS(name) \
2136 static const struct file_operations iwl_dbgfs_##name##_ops = { \
2137 .write = iwl_dbgfs_##name##_write, \
2138 .open = simple_open, \
2139 .llseek = generic_file_llseek, \
2142 #define DEBUGFS_READ_WRITE_FILE_OPS(name) \
2143 static const struct file_operations iwl_dbgfs_##name##_ops = { \
2144 .write = iwl_dbgfs_##name##_write, \
2145 .read = iwl_dbgfs_##name##_read, \
2146 .open = simple_open, \
2147 .llseek = generic_file_llseek, \
2150 static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
2151 char __user *user_buf,
2152 size_t count, loff_t *ppos)
2154 struct iwl_trans *trans = file->private_data;
2155 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2156 struct iwl_txq *txq;
2157 struct iwl_queue *q;
2164 bufsz = sizeof(char) * 75 * trans->cfg->base_params->num_of_queues;
2166 if (!trans_pcie->txq)
2169 buf = kzalloc(bufsz, GFP_KERNEL);
2173 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
2174 txq = &trans_pcie->txq[cnt];
2176 pos += scnprintf(buf + pos, bufsz - pos,
2177 "hwq %.2d: read=%u write=%u use=%d stop=%d need_update=%d frozen=%d%s\n",
2178 cnt, q->read_ptr, q->write_ptr,
2179 !!test_bit(cnt, trans_pcie->queue_used),
2180 !!test_bit(cnt, trans_pcie->queue_stopped),
2181 txq->need_update, txq->frozen,
2182 (cnt == trans_pcie->cmd_queue ? " HCMD" : ""));
2184 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2189 static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
2190 char __user *user_buf,
2191 size_t count, loff_t *ppos)
2193 struct iwl_trans *trans = file->private_data;
2194 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2196 int pos = 0, i, ret;
2197 size_t bufsz = sizeof(buf);
2199 bufsz = sizeof(char) * 121 * trans->num_rx_queues;
2201 if (!trans_pcie->rxq)
2204 buf = kzalloc(bufsz, GFP_KERNEL);
2208 for (i = 0; i < trans->num_rx_queues && pos < bufsz; i++) {
2209 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
2211 pos += scnprintf(buf + pos, bufsz - pos, "queue#: %2d\n",
2213 pos += scnprintf(buf + pos, bufsz - pos, "\tread: %u\n",
2215 pos += scnprintf(buf + pos, bufsz - pos, "\twrite: %u\n",
2217 pos += scnprintf(buf + pos, bufsz - pos, "\twrite_actual: %u\n",
2219 pos += scnprintf(buf + pos, bufsz - pos, "\tneed_update: %2d\n",
2221 pos += scnprintf(buf + pos, bufsz - pos, "\tfree_count: %u\n",
2224 pos += scnprintf(buf + pos, bufsz - pos,
2225 "\tclosed_rb_num: %u\n",
2226 le16_to_cpu(rxq->rb_stts->closed_rb_num) &
2229 pos += scnprintf(buf + pos, bufsz - pos,
2230 "\tclosed_rb_num: Not Allocated\n");
2233 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2239 static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
2240 char __user *user_buf,
2241 size_t count, loff_t *ppos)
2243 struct iwl_trans *trans = file->private_data;
2244 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2245 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2249 int bufsz = 24 * 64; /* 24 items * 64 char per item */
2252 buf = kzalloc(bufsz, GFP_KERNEL);
2256 pos += scnprintf(buf + pos, bufsz - pos,
2257 "Interrupt Statistics Report:\n");
2259 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
2261 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
2263 if (isr_stats->sw || isr_stats->hw) {
2264 pos += scnprintf(buf + pos, bufsz - pos,
2265 "\tLast Restarting Code: 0x%X\n",
2266 isr_stats->err_code);
2268 #ifdef CONFIG_IWLWIFI_DEBUG
2269 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
2271 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
2274 pos += scnprintf(buf + pos, bufsz - pos,
2275 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
2277 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
2280 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
2283 pos += scnprintf(buf + pos, bufsz - pos,
2284 "Rx command responses:\t\t %u\n", isr_stats->rx);
2286 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
2289 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
2290 isr_stats->unhandled);
2292 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2297 static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
2298 const char __user *user_buf,
2299 size_t count, loff_t *ppos)
2301 struct iwl_trans *trans = file->private_data;
2302 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2303 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2309 memset(buf, 0, sizeof(buf));
2310 buf_size = min(count, sizeof(buf) - 1);
2311 if (copy_from_user(buf, user_buf, buf_size))
2313 if (sscanf(buf, "%x", &reset_flag) != 1)
2315 if (reset_flag == 0)
2316 memset(isr_stats, 0, sizeof(*isr_stats));
2321 static ssize_t iwl_dbgfs_csr_write(struct file *file,
2322 const char __user *user_buf,
2323 size_t count, loff_t *ppos)
2325 struct iwl_trans *trans = file->private_data;
2330 memset(buf, 0, sizeof(buf));
2331 buf_size = min(count, sizeof(buf) - 1);
2332 if (copy_from_user(buf, user_buf, buf_size))
2334 if (sscanf(buf, "%d", &csr) != 1)
2337 iwl_pcie_dump_csr(trans);
2342 static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
2343 char __user *user_buf,
2344 size_t count, loff_t *ppos)
2346 struct iwl_trans *trans = file->private_data;
2350 ret = iwl_dump_fh(trans, &buf);
2355 ret = simple_read_from_buffer(user_buf, count, ppos, buf, ret);
2360 DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
2361 DEBUGFS_READ_FILE_OPS(fh_reg);
2362 DEBUGFS_READ_FILE_OPS(rx_queue);
2363 DEBUGFS_READ_FILE_OPS(tx_queue);
2364 DEBUGFS_WRITE_FILE_OPS(csr);
2366 /* Create the debugfs files and directories */
2367 int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans)
2369 struct dentry *dir = trans->dbgfs_dir;
2371 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2372 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
2373 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
2374 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2375 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
2379 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
2382 #endif /*CONFIG_IWLWIFI_DEBUGFS */
2384 static u32 iwl_trans_pcie_get_cmdlen(struct iwl_tfd *tfd)
2389 for (i = 0; i < IWL_NUM_OF_TBS; i++)
2390 cmdlen += iwl_pcie_tfd_tb_get_len(tfd, i);
2395 static u32 iwl_trans_pcie_dump_rbs(struct iwl_trans *trans,
2396 struct iwl_fw_error_dump_data **data,
2397 int allocated_rb_nums)
2399 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2400 int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
2401 /* Dump RBs is supported only for pre-9000 devices (1 queue) */
2402 struct iwl_rxq *rxq = &trans_pcie->rxq[0];
2403 u32 i, r, j, rb_len = 0;
2405 spin_lock(&rxq->lock);
2407 r = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num)) & 0x0FFF;
2409 for (i = rxq->read, j = 0;
2410 i != r && j < allocated_rb_nums;
2411 i = (i + 1) & RX_QUEUE_MASK, j++) {
2412 struct iwl_rx_mem_buffer *rxb = rxq->queue[i];
2413 struct iwl_fw_error_dump_rb *rb;
2415 dma_unmap_page(trans->dev, rxb->page_dma, max_len,
2418 rb_len += sizeof(**data) + sizeof(*rb) + max_len;
2420 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_RB);
2421 (*data)->len = cpu_to_le32(sizeof(*rb) + max_len);
2422 rb = (void *)(*data)->data;
2423 rb->index = cpu_to_le32(i);
2424 memcpy(rb->data, page_address(rxb->page), max_len);
2425 /* remap the page for the free benefit */
2426 rxb->page_dma = dma_map_page(trans->dev, rxb->page, 0,
2430 *data = iwl_fw_error_next_data(*data);
2433 spin_unlock(&rxq->lock);
2437 #define IWL_CSR_TO_DUMP (0x250)
2439 static u32 iwl_trans_pcie_dump_csr(struct iwl_trans *trans,
2440 struct iwl_fw_error_dump_data **data)
2442 u32 csr_len = sizeof(**data) + IWL_CSR_TO_DUMP;
2446 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_CSR);
2447 (*data)->len = cpu_to_le32(IWL_CSR_TO_DUMP);
2448 val = (void *)(*data)->data;
2450 for (i = 0; i < IWL_CSR_TO_DUMP; i += 4)
2451 *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
2453 *data = iwl_fw_error_next_data(*data);
2458 static u32 iwl_trans_pcie_fh_regs_dump(struct iwl_trans *trans,
2459 struct iwl_fw_error_dump_data **data)
2461 u32 fh_regs_len = FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND;
2462 unsigned long flags;
2466 if (!iwl_trans_grab_nic_access(trans, &flags))
2469 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FH_REGS);
2470 (*data)->len = cpu_to_le32(fh_regs_len);
2471 val = (void *)(*data)->data;
2473 for (i = FH_MEM_LOWER_BOUND; i < FH_MEM_UPPER_BOUND; i += sizeof(u32))
2474 *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
2476 iwl_trans_release_nic_access(trans, &flags);
2478 *data = iwl_fw_error_next_data(*data);
2480 return sizeof(**data) + fh_regs_len;
2484 iwl_trans_pci_dump_marbh_monitor(struct iwl_trans *trans,
2485 struct iwl_fw_error_dump_fw_mon *fw_mon_data,
2488 u32 buf_size_in_dwords = (monitor_len >> 2);
2489 u32 *buffer = (u32 *)fw_mon_data->data;
2490 unsigned long flags;
2493 if (!iwl_trans_grab_nic_access(trans, &flags))
2496 iwl_write_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x1);
2497 for (i = 0; i < buf_size_in_dwords; i++)
2498 buffer[i] = iwl_read_prph_no_grab(trans,
2499 MON_DMARB_RD_DATA_ADDR);
2500 iwl_write_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x0);
2502 iwl_trans_release_nic_access(trans, &flags);
2508 iwl_trans_pcie_dump_monitor(struct iwl_trans *trans,
2509 struct iwl_fw_error_dump_data **data,
2512 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2515 if ((trans_pcie->fw_mon_page &&
2516 trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) ||
2517 trans->dbg_dest_tlv) {
2518 struct iwl_fw_error_dump_fw_mon *fw_mon_data;
2519 u32 base, write_ptr, wrap_cnt;
2521 /* If there was a dest TLV - use the values from there */
2522 if (trans->dbg_dest_tlv) {
2524 le32_to_cpu(trans->dbg_dest_tlv->write_ptr_reg);
2525 wrap_cnt = le32_to_cpu(trans->dbg_dest_tlv->wrap_count);
2526 base = le32_to_cpu(trans->dbg_dest_tlv->base_reg);
2528 base = MON_BUFF_BASE_ADDR;
2529 write_ptr = MON_BUFF_WRPTR;
2530 wrap_cnt = MON_BUFF_CYCLE_CNT;
2533 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FW_MONITOR);
2534 fw_mon_data = (void *)(*data)->data;
2535 fw_mon_data->fw_mon_wr_ptr =
2536 cpu_to_le32(iwl_read_prph(trans, write_ptr));
2537 fw_mon_data->fw_mon_cycle_cnt =
2538 cpu_to_le32(iwl_read_prph(trans, wrap_cnt));
2539 fw_mon_data->fw_mon_base_ptr =
2540 cpu_to_le32(iwl_read_prph(trans, base));
2542 len += sizeof(**data) + sizeof(*fw_mon_data);
2543 if (trans_pcie->fw_mon_page) {
2545 * The firmware is now asserted, it won't write anything
2546 * to the buffer. CPU can take ownership to fetch the
2547 * data. The buffer will be handed back to the device
2548 * before the firmware will be restarted.
2550 dma_sync_single_for_cpu(trans->dev,
2551 trans_pcie->fw_mon_phys,
2552 trans_pcie->fw_mon_size,
2554 memcpy(fw_mon_data->data,
2555 page_address(trans_pcie->fw_mon_page),
2556 trans_pcie->fw_mon_size);
2558 monitor_len = trans_pcie->fw_mon_size;
2559 } else if (trans->dbg_dest_tlv->monitor_mode == SMEM_MODE) {
2561 * Update pointers to reflect actual values after
2564 base = iwl_read_prph(trans, base) <<
2565 trans->dbg_dest_tlv->base_shift;
2566 iwl_trans_read_mem(trans, base, fw_mon_data->data,
2567 monitor_len / sizeof(u32));
2568 } else if (trans->dbg_dest_tlv->monitor_mode == MARBH_MODE) {
2570 iwl_trans_pci_dump_marbh_monitor(trans,
2574 /* Didn't match anything - output no monitor data */
2579 (*data)->len = cpu_to_le32(monitor_len + sizeof(*fw_mon_data));
2585 static struct iwl_trans_dump_data
2586 *iwl_trans_pcie_dump_data(struct iwl_trans *trans,
2587 const struct iwl_fw_dbg_trigger_tlv *trigger)
2589 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2590 struct iwl_fw_error_dump_data *data;
2591 struct iwl_txq *cmdq = &trans_pcie->txq[trans_pcie->cmd_queue];
2592 struct iwl_fw_error_dump_txcmd *txcmd;
2593 struct iwl_trans_dump_data *dump_data;
2597 bool dump_rbs = test_bit(STATUS_FW_ERROR, &trans->status) &&
2598 !trans->cfg->mq_rx_supported;
2600 /* transport dump header */
2601 len = sizeof(*dump_data);
2604 len += sizeof(*data) +
2605 cmdq->q.n_window * (sizeof(*txcmd) + TFD_MAX_PAYLOAD_SIZE);
2608 if (trans_pcie->fw_mon_page) {
2609 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) +
2610 trans_pcie->fw_mon_size;
2611 monitor_len = trans_pcie->fw_mon_size;
2612 } else if (trans->dbg_dest_tlv) {
2615 base = le32_to_cpu(trans->dbg_dest_tlv->base_reg);
2616 end = le32_to_cpu(trans->dbg_dest_tlv->end_reg);
2618 base = iwl_read_prph(trans, base) <<
2619 trans->dbg_dest_tlv->base_shift;
2620 end = iwl_read_prph(trans, end) <<
2621 trans->dbg_dest_tlv->end_shift;
2623 /* Make "end" point to the actual end */
2624 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000 ||
2625 trans->dbg_dest_tlv->monitor_mode == MARBH_MODE)
2626 end += (1 << trans->dbg_dest_tlv->end_shift);
2627 monitor_len = end - base;
2628 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) +
2634 if (trigger && (trigger->mode & IWL_FW_DBG_TRIGGER_MONITOR_ONLY)) {
2635 dump_data = vzalloc(len);
2639 data = (void *)dump_data->data;
2640 len = iwl_trans_pcie_dump_monitor(trans, &data, monitor_len);
2641 dump_data->len = len;
2647 len += sizeof(*data) + IWL_CSR_TO_DUMP;
2650 len += sizeof(*data) + (FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND);
2653 /* Dump RBs is supported only for pre-9000 devices (1 queue) */
2654 struct iwl_rxq *rxq = &trans_pcie->rxq[0];
2656 num_rbs = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num))
2658 num_rbs = (num_rbs - rxq->read) & RX_QUEUE_MASK;
2659 len += num_rbs * (sizeof(*data) +
2660 sizeof(struct iwl_fw_error_dump_rb) +
2661 (PAGE_SIZE << trans_pcie->rx_page_order));
2664 dump_data = vzalloc(len);
2669 data = (void *)dump_data->data;
2670 data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_TXCMD);
2671 txcmd = (void *)data->data;
2672 spin_lock_bh(&cmdq->lock);
2673 ptr = cmdq->q.write_ptr;
2674 for (i = 0; i < cmdq->q.n_window; i++) {
2675 u8 idx = get_cmd_index(&cmdq->q, ptr);
2678 cmdlen = iwl_trans_pcie_get_cmdlen(&cmdq->tfds[ptr]);
2679 caplen = min_t(u32, TFD_MAX_PAYLOAD_SIZE, cmdlen);
2682 len += sizeof(*txcmd) + caplen;
2683 txcmd->cmdlen = cpu_to_le32(cmdlen);
2684 txcmd->caplen = cpu_to_le32(caplen);
2685 memcpy(txcmd->data, cmdq->entries[idx].cmd, caplen);
2686 txcmd = (void *)((u8 *)txcmd->data + caplen);
2689 ptr = iwl_queue_dec_wrap(ptr);
2691 spin_unlock_bh(&cmdq->lock);
2693 data->len = cpu_to_le32(len);
2694 len += sizeof(*data);
2695 data = iwl_fw_error_next_data(data);
2697 len += iwl_trans_pcie_dump_csr(trans, &data);
2698 len += iwl_trans_pcie_fh_regs_dump(trans, &data);
2700 len += iwl_trans_pcie_dump_rbs(trans, &data, num_rbs);
2702 len += iwl_trans_pcie_dump_monitor(trans, &data, monitor_len);
2704 dump_data->len = len;
2709 #ifdef CONFIG_PM_SLEEP
2710 static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
2712 if (trans->runtime_pm_mode == IWL_PLAT_PM_MODE_D0I3)
2713 return iwl_pci_fw_enter_d0i3(trans);
2718 static void iwl_trans_pcie_resume(struct iwl_trans *trans)
2720 if (trans->runtime_pm_mode == IWL_PLAT_PM_MODE_D0I3)
2721 iwl_pci_fw_exit_d0i3(trans);
2723 #endif /* CONFIG_PM_SLEEP */
2725 static const struct iwl_trans_ops trans_ops_pcie = {
2726 .start_hw = iwl_trans_pcie_start_hw,
2727 .op_mode_leave = iwl_trans_pcie_op_mode_leave,
2728 .fw_alive = iwl_trans_pcie_fw_alive,
2729 .start_fw = iwl_trans_pcie_start_fw,
2730 .stop_device = iwl_trans_pcie_stop_device,
2732 .d3_suspend = iwl_trans_pcie_d3_suspend,
2733 .d3_resume = iwl_trans_pcie_d3_resume,
2735 #ifdef CONFIG_PM_SLEEP
2736 .suspend = iwl_trans_pcie_suspend,
2737 .resume = iwl_trans_pcie_resume,
2738 #endif /* CONFIG_PM_SLEEP */
2740 .send_cmd = iwl_trans_pcie_send_hcmd,
2742 .tx = iwl_trans_pcie_tx,
2743 .reclaim = iwl_trans_pcie_reclaim,
2745 .txq_disable = iwl_trans_pcie_txq_disable,
2746 .txq_enable = iwl_trans_pcie_txq_enable,
2748 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
2749 .freeze_txq_timer = iwl_trans_pcie_freeze_txq_timer,
2750 .block_txq_ptrs = iwl_trans_pcie_block_txq_ptrs,
2752 .write8 = iwl_trans_pcie_write8,
2753 .write32 = iwl_trans_pcie_write32,
2754 .read32 = iwl_trans_pcie_read32,
2755 .read_prph = iwl_trans_pcie_read_prph,
2756 .write_prph = iwl_trans_pcie_write_prph,
2757 .read_mem = iwl_trans_pcie_read_mem,
2758 .write_mem = iwl_trans_pcie_write_mem,
2759 .configure = iwl_trans_pcie_configure,
2760 .set_pmi = iwl_trans_pcie_set_pmi,
2761 .grab_nic_access = iwl_trans_pcie_grab_nic_access,
2762 .release_nic_access = iwl_trans_pcie_release_nic_access,
2763 .set_bits_mask = iwl_trans_pcie_set_bits_mask,
2765 .ref = iwl_trans_pcie_ref,
2766 .unref = iwl_trans_pcie_unref,
2768 .dump_data = iwl_trans_pcie_dump_data,
2771 struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
2772 const struct pci_device_id *ent,
2773 const struct iwl_cfg *cfg)
2775 struct iwl_trans_pcie *trans_pcie;
2776 struct iwl_trans *trans;
2779 trans = iwl_trans_alloc(sizeof(struct iwl_trans_pcie),
2780 &pdev->dev, cfg, &trans_ops_pcie, 0);
2782 return ERR_PTR(-ENOMEM);
2784 trans->max_skb_frags = IWL_PCIE_MAX_FRAGS;
2786 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2788 trans_pcie->trans = trans;
2789 spin_lock_init(&trans_pcie->irq_lock);
2790 spin_lock_init(&trans_pcie->reg_lock);
2791 mutex_init(&trans_pcie->mutex);
2792 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
2793 trans_pcie->tso_hdr_page = alloc_percpu(struct iwl_tso_hdr_page);
2794 if (!trans_pcie->tso_hdr_page) {
2799 ret = pci_enable_device(pdev);
2803 if (!cfg->base_params->pcie_l1_allowed) {
2805 * W/A - seems to solve weird behavior. We need to remove this
2806 * if we don't want to stay in L1 all the time. This wastes a
2809 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
2810 PCIE_LINK_STATE_L1 |
2811 PCIE_LINK_STATE_CLKPM);
2814 if (cfg->mq_rx_supported)
2819 pci_set_master(pdev);
2821 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(addr_size));
2823 ret = pci_set_consistent_dma_mask(pdev,
2824 DMA_BIT_MASK(addr_size));
2826 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2828 ret = pci_set_consistent_dma_mask(pdev,
2830 /* both attempts failed: */
2832 dev_err(&pdev->dev, "No suitable DMA available\n");
2833 goto out_pci_disable_device;
2837 ret = pci_request_regions(pdev, DRV_NAME);
2839 dev_err(&pdev->dev, "pci_request_regions failed\n");
2840 goto out_pci_disable_device;
2843 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
2844 if (!trans_pcie->hw_base) {
2845 dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
2847 goto out_pci_release_regions;
2850 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2851 * PCI Tx retries from interfering with C3 CPU state */
2852 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2854 trans->dev = &pdev->dev;
2855 trans_pcie->pci_dev = pdev;
2856 iwl_disable_interrupts(trans);
2858 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
2860 * In the 8000 HW family the format of the 4 bytes of CSR_HW_REV have
2861 * changed, and now the revision step also includes bit 0-1 (no more
2862 * "dash" value). To keep hw_rev backwards compatible - we'll store it
2863 * in the old format.
2865 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) {
2866 unsigned long flags;
2868 trans->hw_rev = (trans->hw_rev & 0xfff0) |
2869 (CSR_HW_REV_STEP(trans->hw_rev << 2) << 2);
2871 ret = iwl_pcie_prepare_card_hw(trans);
2873 IWL_WARN(trans, "Exit HW not ready\n");
2874 goto out_pci_disable_msi;
2878 * in-order to recognize C step driver should read chip version
2879 * id located at the AUX bus MISC address space.
2881 iwl_set_bit(trans, CSR_GP_CNTRL,
2882 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
2885 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
2886 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
2887 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
2890 IWL_DEBUG_INFO(trans, "Failed to wake up the nic\n");
2891 goto out_pci_disable_msi;
2894 if (iwl_trans_grab_nic_access(trans, &flags)) {
2897 hw_step = iwl_read_prph_no_grab(trans, WFPM_CTRL_REG);
2898 hw_step |= ENABLE_WFPM;
2899 iwl_write_prph_no_grab(trans, WFPM_CTRL_REG, hw_step);
2900 hw_step = iwl_read_prph_no_grab(trans, AUX_MISC_REG);
2901 hw_step = (hw_step >> HW_STEP_LOCATION_BITS) & 0xF;
2903 trans->hw_rev = (trans->hw_rev & 0xFFFFFFF3) |
2904 (SILICON_C_STEP << 2);
2905 iwl_trans_release_nic_access(trans, &flags);
2909 iwl_pcie_set_interrupt_capa(pdev, trans);
2910 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
2911 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2912 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
2914 /* Initialize the wait queue for commands */
2915 init_waitqueue_head(&trans_pcie->wait_command_queue);
2917 init_waitqueue_head(&trans_pcie->d0i3_waitq);
2919 if (trans_pcie->msix_enabled) {
2920 if (iwl_pcie_init_msix_handler(pdev, trans_pcie))
2921 goto out_pci_release_regions;
2923 ret = iwl_pcie_alloc_ict(trans);
2925 goto out_pci_disable_msi;
2927 ret = request_threaded_irq(pdev->irq, iwl_pcie_isr,
2928 iwl_pcie_irq_handler,
2929 IRQF_SHARED, DRV_NAME, trans);
2931 IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
2934 trans_pcie->inta_mask = CSR_INI_SET_MASK;
2937 #ifdef CONFIG_IWLWIFI_PCIE_RTPM
2938 trans->runtime_pm_mode = IWL_PLAT_PM_MODE_D0I3;
2940 trans->runtime_pm_mode = IWL_PLAT_PM_MODE_DISABLED;
2941 #endif /* CONFIG_IWLWIFI_PCIE_RTPM */
2946 iwl_pcie_free_ict(trans);
2947 out_pci_disable_msi:
2948 pci_disable_msi(pdev);
2949 out_pci_release_regions:
2950 pci_release_regions(pdev);
2951 out_pci_disable_device:
2952 pci_disable_device(pdev);
2954 free_percpu(trans_pcie->tso_hdr_page);
2955 iwl_trans_free(trans);
2956 return ERR_PTR(ret);