3ea7367727af441a8b899b9097df1a0a037923a2
[cascardo/linux.git] / drivers / net / wireless / rtlwifi / rtl8192ee / trx.c
1 /******************************************************************************
2  *
3  * Copyright(c) 2009-2014  Realtek Corporation.
4  *
5  * This program is free software; you can redistribute it and/or modify it
6  * under the terms of version 2 of the GNU General Public License as
7  * published by the Free Software Foundation.
8  *
9  * This program is distributed in the hope that it will be useful, but WITHOUT
10  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12  * more details.
13  *
14  * The full GNU General Public License is included in this distribution in the
15  * file called LICENSE.
16  *
17  * Contact Information:
18  * wlanfae <wlanfae@realtek.com>
19  * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20  * Hsinchu 300, Taiwan.
21  *
22  * Larry Finger <Larry.Finger@lwfinger.net>
23  *
24  *****************************************************************************/
25
26 #include "../wifi.h"
27 #include "../pci.h"
28 #include "../base.h"
29 #include "../stats.h"
30 #include "reg.h"
31 #include "def.h"
32 #include "phy.h"
33 #include "trx.h"
34 #include "led.h"
35 #include "dm.h"
36 #include "fw.h"
37
38 static u8 _rtl92ee_map_hwqueue_to_fwqueue(struct sk_buff *skb, u8 hw_queue)
39 {
40         __le16 fc = rtl_get_fc(skb);
41
42         if (unlikely(ieee80211_is_beacon(fc)))
43                 return QSLT_BEACON;
44         if (ieee80211_is_mgmt(fc) || ieee80211_is_ctl(fc))
45                 return QSLT_MGNT;
46
47         return skb->priority;
48 }
49
50 static void _rtl92ee_query_rxphystatus(struct ieee80211_hw *hw,
51                                        struct rtl_stats *pstatus, u8 *pdesc,
52                                        struct rx_fwinfo *p_drvinfo,
53                                        bool bpacket_match_bssid,
54                                        bool bpacket_toself,
55                                        bool packet_beacon)
56 {
57         struct rtl_priv *rtlpriv = rtl_priv(hw);
58         struct phy_status_rpt *p_phystrpt = (struct phy_status_rpt *)p_drvinfo;
59         char rx_pwr_all = 0, rx_pwr[4];
60         u8 rf_rx_num = 0, evm, pwdb_all;
61         u8 i, max_spatial_stream;
62         u32 rssi, total_rssi = 0;
63         bool is_cck = pstatus->is_cck;
64         u8 lan_idx, vga_idx;
65
66         /* Record it for next packet processing */
67         pstatus->packet_matchbssid = bpacket_match_bssid;
68         pstatus->packet_toself = bpacket_toself;
69         pstatus->packet_beacon = packet_beacon;
70         pstatus->rx_mimo_signalquality[0] = -1;
71         pstatus->rx_mimo_signalquality[1] = -1;
72
73         if (is_cck) {
74                 u8 cck_highpwr;
75                 u8 cck_agc_rpt;
76                 /* CCK Driver info Structure is not the same as OFDM packet. */
77                 cck_agc_rpt = p_phystrpt->cck_agc_rpt_ofdm_cfosho_a;
78
79                 /* (1)Hardware does not provide RSSI for CCK
80                  * (2)PWDB, Average PWDB cacluated by
81                  * hardware (for rate adaptive)
82                  */
83                 cck_highpwr = (u8)rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2,
84                                                  BIT(9));
85
86                 lan_idx = ((cck_agc_rpt & 0xE0) >> 5);
87                 vga_idx = (cck_agc_rpt & 0x1f);
88                 switch (lan_idx) {
89                 case 7: /*VGA_idx = 27~2*/
90                                 if (vga_idx <= 27)
91                                         rx_pwr_all = -100 + 2 * (27 - vga_idx);
92                                 else
93                                         rx_pwr_all = -100;
94                                 break;
95                 case 6: /*VGA_idx = 2~0*/
96                                 rx_pwr_all = -48 + 2 * (2 - vga_idx);
97                                 break;
98                 case 5: /*VGA_idx = 7~5*/
99                                 rx_pwr_all = -42 + 2 * (7 - vga_idx);
100                                 break;
101                 case 4: /*VGA_idx = 7~4*/
102                                 rx_pwr_all = -36 + 2 * (7 - vga_idx);
103                                 break;
104                 case 3: /*VGA_idx = 7~0*/
105                                 rx_pwr_all = -24 + 2 * (7 - vga_idx);
106                                 break;
107                 case 2: /*VGA_idx = 5~0*/
108                                 if (cck_highpwr)
109                                         rx_pwr_all = -12 + 2 * (5 - vga_idx);
110                                 else
111                                         rx_pwr_all = -6 + 2 * (5 - vga_idx);
112                                 break;
113                 case 1:
114                                 rx_pwr_all = 8 - 2 * vga_idx;
115                                 break;
116                 case 0:
117                                 rx_pwr_all = 14 - 2 * vga_idx;
118                                 break;
119                 default:
120                                 break;
121                 }
122                 rx_pwr_all += 16;
123                 pwdb_all = rtl_query_rxpwrpercentage(rx_pwr_all);
124
125                 if (!cck_highpwr) {
126                         if (pwdb_all >= 80)
127                                 pwdb_all = ((pwdb_all - 80) << 1) +
128                                            ((pwdb_all - 80) >> 1) + 80;
129                         else if ((pwdb_all <= 78) && (pwdb_all >= 20))
130                                 pwdb_all += 3;
131                         if (pwdb_all > 100)
132                                 pwdb_all = 100;
133                 }
134
135                 pstatus->rx_pwdb_all = pwdb_all;
136                 pstatus->bt_rx_rssi_percentage = pwdb_all;
137                 pstatus->recvsignalpower = rx_pwr_all;
138
139                 /* (3) Get Signal Quality (EVM) */
140                 if (bpacket_match_bssid) {
141                         u8 sq, sq_rpt;
142
143                         if (pstatus->rx_pwdb_all > 40) {
144                                 sq = 100;
145                         } else {
146                                 sq_rpt = p_phystrpt->cck_sig_qual_ofdm_pwdb_all;
147                                 if (sq_rpt > 64)
148                                         sq = 0;
149                                 else if (sq_rpt < 20)
150                                         sq = 100;
151                                 else
152                                         sq = ((64 - sq_rpt) * 100) / 44;
153                         }
154
155                         pstatus->signalquality = sq;
156                         pstatus->rx_mimo_signalquality[0] = sq;
157                         pstatus->rx_mimo_signalquality[1] = -1;
158                 }
159         } else {
160                 /* (1)Get RSSI for HT rate */
161                 for (i = RF90_PATH_A; i < RF6052_MAX_PATH; i++) {
162                         /* we will judge RF RX path now. */
163                         if (rtlpriv->dm.rfpath_rxenable[i])
164                                 rf_rx_num++;
165
166                         rx_pwr[i] = ((p_phystrpt->path_agc[i].gain & 0x3f) * 2)
167                                     - 110;
168
169                         pstatus->rx_pwr[i] = rx_pwr[i];
170                         /* Translate DBM to percentage. */
171                         rssi = rtl_query_rxpwrpercentage(rx_pwr[i]);
172                         total_rssi += rssi;
173
174                         pstatus->rx_mimo_signalstrength[i] = (u8)rssi;
175                 }
176
177                 /* (2)PWDB, Average PWDB cacluated by
178                  * hardware (for rate adaptive)
179                  */
180                 rx_pwr_all = ((p_phystrpt->cck_sig_qual_ofdm_pwdb_all >> 1)
181                               & 0x7f) - 110;
182
183                 pwdb_all = rtl_query_rxpwrpercentage(rx_pwr_all);
184                 pstatus->rx_pwdb_all = pwdb_all;
185                 pstatus->bt_rx_rssi_percentage = pwdb_all;
186                 pstatus->rxpower = rx_pwr_all;
187                 pstatus->recvsignalpower = rx_pwr_all;
188
189                 /* (3)EVM of HT rate */
190                 if (pstatus->rate >= DESC_RATEMCS8 &&
191                     pstatus->rate <= DESC_RATEMCS15)
192                         max_spatial_stream = 2;
193                 else
194                         max_spatial_stream = 1;
195
196                 for (i = 0; i < max_spatial_stream; i++) {
197                         evm = rtl_evm_db_to_percentage(
198                                                 p_phystrpt->stream_rxevm[i]);
199
200                         if (bpacket_match_bssid) {
201                                 /* Fill value in RFD, Get the first
202                                  * spatial stream only
203                                  */
204                                 if (i == 0)
205                                         pstatus->signalquality = (u8)(evm &
206                                                                        0xff);
207                                 pstatus->rx_mimo_signalquality[i] = (u8)(evm &
208                                                                           0xff);
209                         }
210                 }
211
212                 if (bpacket_match_bssid) {
213                         for (i = RF90_PATH_A; i <= RF90_PATH_B; i++)
214                                 rtl_priv(hw)->dm.cfo_tail[i] =
215                                         (int)p_phystrpt->path_cfotail[i];
216
217                         if (rtl_priv(hw)->dm.packet_count == 0xffffffff)
218                                 rtl_priv(hw)->dm.packet_count = 0;
219                         else
220                                 rtl_priv(hw)->dm.packet_count++;
221                 }
222         }
223
224         /* UI BSS List signal strength(in percentage),
225          * make it good looking, from 0~100.
226          */
227         if (is_cck)
228                 pstatus->signalstrength = (u8)(rtl_signal_scale_mapping(hw,
229                                                                      pwdb_all));
230         else if (rf_rx_num != 0)
231                 pstatus->signalstrength = (u8)(rtl_signal_scale_mapping(hw,
232                                                       total_rssi /= rf_rx_num));
233 }
234
235 static void _rtl92ee_translate_rx_signal_stuff(struct ieee80211_hw *hw,
236                                                struct sk_buff *skb,
237                                                struct rtl_stats *pstatus,
238                                                u8 *pdesc,
239                                                struct rx_fwinfo *p_drvinfo)
240 {
241         struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
242         struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
243         struct ieee80211_hdr *hdr;
244         u8 *tmp_buf;
245         u8 *praddr;
246         u8 *psaddr;
247         __le16 fc;
248         bool packet_matchbssid, packet_toself, packet_beacon;
249
250         tmp_buf = skb->data + pstatus->rx_drvinfo_size +
251                   pstatus->rx_bufshift + 24;
252
253         hdr = (struct ieee80211_hdr *)tmp_buf;
254         fc = hdr->frame_control;
255         praddr = hdr->addr1;
256         psaddr = ieee80211_get_SA(hdr);
257         ether_addr_copy(pstatus->psaddr, psaddr);
258
259         packet_matchbssid = (!ieee80211_is_ctl(fc) &&
260                                (ether_addr_equal(mac->bssid,
261                                                 ieee80211_has_tods(fc) ?
262                                                 hdr->addr1 :
263                                                 ieee80211_has_fromds(fc) ?
264                                                 hdr->addr2 : hdr->addr3)) &&
265                                 (!pstatus->hwerror) && (!pstatus->crc) &&
266                                 (!pstatus->icv));
267
268         packet_toself = packet_matchbssid &&
269                          (ether_addr_equal(praddr, rtlefuse->dev_addr));
270
271         if (ieee80211_is_beacon(fc))
272                 packet_beacon = true;
273         else
274                 packet_beacon = false;
275
276         if (packet_beacon && packet_matchbssid)
277                 rtl_priv(hw)->dm.dbginfo.num_qry_beacon_pkt++;
278
279         if (packet_matchbssid && ieee80211_is_data_qos(hdr->frame_control) &&
280             !is_multicast_ether_addr(ieee80211_get_DA(hdr))) {
281                 struct ieee80211_qos_hdr *hdr_qos =
282                                             (struct ieee80211_qos_hdr *)tmp_buf;
283                 u16 tid = le16_to_cpu(hdr_qos->qos_ctrl) & 0xf;
284
285                 if (tid != 0 && tid != 3)
286                         rtl_priv(hw)->dm.dbginfo.num_non_be_pkt++;
287         }
288
289         _rtl92ee_query_rxphystatus(hw, pstatus, pdesc, p_drvinfo,
290                                    packet_matchbssid, packet_toself,
291                                    packet_beacon);
292         rtl_process_phyinfo(hw, tmp_buf, pstatus);
293 }
294
295 static void _rtl92ee_insert_emcontent(struct rtl_tcb_desc *ptcb_desc,
296                                       u8 *virtualaddress)
297 {
298         u32 dwtmp = 0;
299
300         memset(virtualaddress, 0, 8);
301
302         SET_EARLYMODE_PKTNUM(virtualaddress, ptcb_desc->empkt_num);
303         if (ptcb_desc->empkt_num == 1) {
304                 dwtmp = ptcb_desc->empkt_len[0];
305         } else {
306                 dwtmp = ptcb_desc->empkt_len[0];
307                 dwtmp += ((dwtmp % 4) ? (4 - dwtmp % 4) : 0) + 4;
308                 dwtmp += ptcb_desc->empkt_len[1];
309         }
310         SET_EARLYMODE_LEN0(virtualaddress, dwtmp);
311
312         if (ptcb_desc->empkt_num <= 3) {
313                 dwtmp = ptcb_desc->empkt_len[2];
314         } else {
315                 dwtmp = ptcb_desc->empkt_len[2];
316                 dwtmp += ((dwtmp % 4) ? (4 - dwtmp % 4) : 0) + 4;
317                 dwtmp += ptcb_desc->empkt_len[3];
318         }
319         SET_EARLYMODE_LEN1(virtualaddress, dwtmp);
320         if (ptcb_desc->empkt_num <= 5) {
321                 dwtmp = ptcb_desc->empkt_len[4];
322         } else {
323                 dwtmp = ptcb_desc->empkt_len[4];
324                 dwtmp += ((dwtmp % 4) ? (4 - dwtmp % 4) : 0) + 4;
325                 dwtmp += ptcb_desc->empkt_len[5];
326         }
327         SET_EARLYMODE_LEN2_1(virtualaddress, dwtmp & 0xF);
328         SET_EARLYMODE_LEN2_2(virtualaddress, dwtmp >> 4);
329         if (ptcb_desc->empkt_num <= 7) {
330                 dwtmp = ptcb_desc->empkt_len[6];
331         } else {
332                 dwtmp = ptcb_desc->empkt_len[6];
333                 dwtmp += ((dwtmp % 4) ? (4 - dwtmp % 4) : 0) + 4;
334                 dwtmp += ptcb_desc->empkt_len[7];
335         }
336         SET_EARLYMODE_LEN3(virtualaddress, dwtmp);
337         if (ptcb_desc->empkt_num <= 9) {
338                 dwtmp = ptcb_desc->empkt_len[8];
339         } else {
340                 dwtmp = ptcb_desc->empkt_len[8];
341                 dwtmp += ((dwtmp % 4) ? (4 - dwtmp % 4) : 0) + 4;
342                 dwtmp += ptcb_desc->empkt_len[9];
343         }
344         SET_EARLYMODE_LEN4(virtualaddress, dwtmp);
345 }
346
347 bool rtl92ee_rx_query_desc(struct ieee80211_hw *hw,
348                            struct rtl_stats *status,
349                            struct ieee80211_rx_status *rx_status,
350                            u8 *pdesc, struct sk_buff *skb)
351 {
352         struct rtl_priv *rtlpriv = rtl_priv(hw);
353         struct rx_fwinfo *p_drvinfo;
354         struct ieee80211_hdr *hdr;
355         u32 phystatus = GET_RX_DESC_PHYST(pdesc);
356
357         status->length = (u16)GET_RX_DESC_PKT_LEN(pdesc);
358         status->rx_drvinfo_size = (u8)GET_RX_DESC_DRV_INFO_SIZE(pdesc) *
359                                   RX_DRV_INFO_SIZE_UNIT;
360         status->rx_bufshift = (u8)(GET_RX_DESC_SHIFT(pdesc) & 0x03);
361         status->icv = (u16)GET_RX_DESC_ICV(pdesc);
362         status->crc = (u16)GET_RX_DESC_CRC32(pdesc);
363         status->hwerror = (status->crc | status->icv);
364         status->decrypted = !GET_RX_DESC_SWDEC(pdesc);
365         status->rate = (u8)GET_RX_DESC_RXMCS(pdesc);
366         status->isampdu = (bool)(GET_RX_DESC_PAGGR(pdesc) == 1);
367                 status->timestamp_low = GET_RX_DESC_TSFL(pdesc);
368         status->is_cck = RTL92EE_RX_HAL_IS_CCK_RATE(status->rate);
369
370         status->macid = GET_RX_DESC_MACID(pdesc);
371         if (GET_RX_STATUS_DESC_MAGIC_MATCH(pdesc))
372                 status->wake_match = BIT(2);
373         else if (GET_RX_STATUS_DESC_MAGIC_MATCH(pdesc))
374                 status->wake_match = BIT(1);
375         else if (GET_RX_STATUS_DESC_UNICAST_MATCH(pdesc))
376                 status->wake_match = BIT(0);
377         else
378                 status->wake_match = 0;
379         if (status->wake_match)
380                 RT_TRACE(rtlpriv, COMP_RXDESC, DBG_LOUD,
381                          "GGGGGGGGGGGGGet Wakeup Packet!! WakeMatch=%d\n",
382                          status->wake_match);
383         rx_status->freq = hw->conf.chandef.chan->center_freq;
384         rx_status->band = hw->conf.chandef.chan->band;
385
386         hdr = (struct ieee80211_hdr *)(skb->data + status->rx_drvinfo_size +
387                                        status->rx_bufshift + 24);
388
389         if (status->crc)
390                 rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
391
392         if (status->rx_is40Mhzpacket)
393                 rx_status->flag |= RX_FLAG_40MHZ;
394
395         if (status->is_ht)
396                 rx_status->flag |= RX_FLAG_HT;
397
398         rx_status->flag |= RX_FLAG_MACTIME_START;
399
400         /* hw will set status->decrypted true, if it finds the
401          * frame is open data frame or mgmt frame.
402          * So hw will not decryption robust managment frame
403          * for IEEE80211w but still set status->decrypted
404          * true, so here we should set it back to undecrypted
405          * for IEEE80211w frame, and mac80211 sw will help
406          * to decrypt it
407          */
408         if (status->decrypted) {
409                 if ((!_ieee80211_is_robust_mgmt_frame(hdr)) &&
410                     (ieee80211_has_protected(hdr->frame_control)))
411                         rx_status->flag |= RX_FLAG_DECRYPTED;
412                 else
413                         rx_status->flag &= ~RX_FLAG_DECRYPTED;
414         }
415
416         /* rate_idx: index of data rate into band's
417          * supported rates or MCS index if HT rates
418          * are use (RX_FLAG_HT)
419          * Notice: this is diff with windows define
420          */
421         rx_status->rate_idx = rtlwifi_rate_mapping(hw, status->is_ht,
422                                                    status->rate);
423
424         rx_status->mactime = status->timestamp_low;
425         if (phystatus) {
426                 p_drvinfo = (struct rx_fwinfo *)(skb->data +
427                                                  status->rx_bufshift + 24);
428
429                 _rtl92ee_translate_rx_signal_stuff(hw, skb, status, pdesc,
430                                                    p_drvinfo);
431         }
432         rx_status->signal = status->recvsignalpower + 10;
433         if (status->packet_report_type == TX_REPORT2) {
434                 status->macid_valid_entry[0] =
435                         GET_RX_RPT2_DESC_MACID_VALID_1(pdesc);
436                 status->macid_valid_entry[1] =
437                         GET_RX_RPT2_DESC_MACID_VALID_2(pdesc);
438         }
439         return true;
440 }
441
442 /*in Windows, this == Rx_92EE_Interrupt*/
443 void rtl92ee_rx_check_dma_ok(struct ieee80211_hw *hw, u8 *header_desc,
444                              u8 queue_index)
445 {
446         u8 first_seg = 0;
447         u8 last_seg = 0;
448         u16 total_len = 0;
449         u16 read_cnt = 0;
450
451         if (header_desc == NULL)
452                 return;
453
454         total_len = (u16)GET_RX_BUFFER_DESC_TOTAL_LENGTH(header_desc);
455
456         first_seg = (u8)GET_RX_BUFFER_DESC_FS(header_desc);
457
458         last_seg = (u8)GET_RX_BUFFER_DESC_LS(header_desc);
459
460         while (total_len == 0 && first_seg == 0 && last_seg == 0) {
461                 read_cnt++;
462                 total_len = (u16)GET_RX_BUFFER_DESC_TOTAL_LENGTH(header_desc);
463                 first_seg = (u8)GET_RX_BUFFER_DESC_FS(header_desc);
464                 last_seg = (u8)GET_RX_BUFFER_DESC_LS(header_desc);
465
466                 if (read_cnt > 20)
467                         break;
468         }
469 }
470
471 u16 rtl92ee_rx_desc_buff_remained_cnt(struct ieee80211_hw *hw, u8 queue_index)
472 {
473         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
474         struct rtl_priv *rtlpriv = rtl_priv(hw);
475         u16 read_point = 0, write_point = 0, remind_cnt = 0;
476         u32 tmp_4byte = 0;
477         static u16 last_read_point;
478         static bool start_rx;
479
480         tmp_4byte = rtl_read_dword(rtlpriv, REG_RXQ_TXBD_IDX);
481         read_point = (u16)((tmp_4byte>>16) & 0x7ff);
482         write_point = (u16)(tmp_4byte & 0x7ff);
483
484         if (write_point != rtlpci->rx_ring[queue_index].next_rx_rp) {
485                 RT_TRACE(rtlpriv, COMP_RXDESC, DBG_DMESG,
486                          "!!!write point is 0x%x, reg 0x3B4 value is 0x%x\n",
487                           write_point, tmp_4byte);
488                 tmp_4byte = rtl_read_dword(rtlpriv, REG_RXQ_TXBD_IDX);
489                 read_point = (u16)((tmp_4byte>>16) & 0x7ff);
490                 write_point = (u16)(tmp_4byte & 0x7ff);
491         }
492
493         if (read_point > 0)
494                 start_rx = true;
495         if (!start_rx)
496                 return 0;
497
498         if ((last_read_point > (RX_DESC_NUM_92E / 2)) &&
499             (read_point <= (RX_DESC_NUM_92E / 2))) {
500                 remind_cnt = RX_DESC_NUM_92E - write_point;
501         } else {
502                 remind_cnt = (read_point >= write_point) ?
503                              (read_point - write_point) :
504                              (RX_DESC_NUM_92E - write_point + read_point);
505         }
506
507         if (remind_cnt == 0)
508                 return 0;
509
510         rtlpci->rx_ring[queue_index].next_rx_rp = write_point;
511
512         last_read_point = read_point;
513         return remind_cnt;
514 }
515
516 static u16 get_desc_addr_fr_q_idx(u16 queue_index)
517 {
518         u16 desc_address = REG_BEQ_TXBD_IDX;
519
520         switch (queue_index) {
521         case BK_QUEUE:
522                 desc_address = REG_BKQ_TXBD_IDX;
523                 break;
524         case BE_QUEUE:
525                 desc_address = REG_BEQ_TXBD_IDX;
526                 break;
527         case VI_QUEUE:
528                 desc_address = REG_VIQ_TXBD_IDX;
529                 break;
530         case VO_QUEUE:
531                 desc_address = REG_VOQ_TXBD_IDX;
532                 break;
533         case BEACON_QUEUE:
534                 desc_address = REG_BEQ_TXBD_IDX;
535                 break;
536         case TXCMD_QUEUE:
537                 desc_address = REG_BEQ_TXBD_IDX;
538                 break;
539         case MGNT_QUEUE:
540                 desc_address = REG_MGQ_TXBD_IDX;
541                 break;
542         case HIGH_QUEUE:
543                 desc_address = REG_HI0Q_TXBD_IDX;
544                 break;
545         case HCCA_QUEUE:
546                 desc_address = REG_BEQ_TXBD_IDX;
547                 break;
548         default:
549                 break;
550         }
551         return desc_address;
552 }
553
554 void rtl92ee_get_available_desc(struct ieee80211_hw *hw, u8 q_idx)
555 {
556         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
557         struct rtl_priv *rtlpriv = rtl_priv(hw);
558         u16 point_diff = 0;
559         u16 current_tx_read_point = 0, current_tx_write_point = 0;
560         u32 tmp_4byte;
561
562         tmp_4byte = rtl_read_dword(rtlpriv,
563                                    get_desc_addr_fr_q_idx(q_idx));
564         current_tx_read_point = (u16)((tmp_4byte >> 16) & 0x0fff);
565         current_tx_write_point = (u16)((tmp_4byte) & 0x0fff);
566
567         point_diff = ((current_tx_read_point > current_tx_write_point) ?
568                       (current_tx_read_point - current_tx_write_point) :
569                       (TX_DESC_NUM_92E - current_tx_write_point +
570                        current_tx_read_point));
571
572         rtlpci->tx_ring[q_idx].avl_desc = point_diff;
573 }
574
575 void rtl92ee_pre_fill_tx_bd_desc(struct ieee80211_hw *hw,
576                                  u8 *tx_bd_desc, u8 *desc, u8 queue_index,
577                                  struct sk_buff *skb, dma_addr_t addr)
578 {
579         struct rtl_priv *rtlpriv = rtl_priv(hw);
580         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
581         u32 pkt_len = skb->len;
582         u16 desc_size = 40; /*tx desc size*/
583         u32 psblen = 0;
584         u16 tx_page_size = 0;
585         u32 total_packet_size = 0;
586         u16 current_bd_desc;
587         u8 i = 0;
588         u16 real_desc_size = 0x28;
589         u16     append_early_mode_size = 0;
590 #if (RTL8192EE_SEG_NUM == 0)
591         u8 segmentnum = 2;
592 #elif (RTL8192EE_SEG_NUM == 1)
593         u8 segmentnum = 4;
594 #elif (RTL8192EE_SEG_NUM == 2)
595         u8 segmentnum = 8;
596 #endif
597
598         tx_page_size = 2;
599         current_bd_desc = rtlpci->tx_ring[queue_index].cur_tx_wp;
600
601         total_packet_size = desc_size+pkt_len;
602
603         if (rtlpriv->rtlhal.earlymode_enable)   {
604                 if (queue_index < BEACON_QUEUE) {
605                         append_early_mode_size = 8;
606                         total_packet_size += append_early_mode_size;
607                 }
608         }
609
610         if (tx_page_size > 0) {
611                 psblen = (pkt_len + real_desc_size + append_early_mode_size) /
612                          (tx_page_size * 128);
613
614                 if (psblen * (tx_page_size * 128) < total_packet_size)
615                         psblen += 1;
616         }
617
618         /* Reset */
619         SET_TX_BUFF_DESC_LEN_0(tx_bd_desc, 0);
620         SET_TX_BUFF_DESC_PSB(tx_bd_desc, 0);
621         SET_TX_BUFF_DESC_OWN(tx_bd_desc, 0);
622
623         for (i = 1; i < segmentnum; i++) {
624                 SET_TXBUFFER_DESC_LEN_WITH_OFFSET(tx_bd_desc, i, 0);
625                 SET_TXBUFFER_DESC_AMSDU_WITH_OFFSET(tx_bd_desc, i, 0);
626                 SET_TXBUFFER_DESC_ADD_LOW_WITH_OFFSET(tx_bd_desc, i, 0);
627 #if (DMA_IS_64BIT == 1)
628                 SET_TXBUFFER_DESC_ADD_HIGT_WITH_OFFSET(tx_bd_desc, i, 0);
629 #endif
630         }
631         SET_TX_BUFF_DESC_LEN_1(tx_bd_desc, 0);
632         SET_TX_BUFF_DESC_AMSDU_1(tx_bd_desc, 0);
633
634         SET_TX_BUFF_DESC_LEN_2(tx_bd_desc, 0);
635         SET_TX_BUFF_DESC_AMSDU_2(tx_bd_desc, 0);
636         SET_TX_BUFF_DESC_LEN_3(tx_bd_desc, 0);
637         SET_TX_BUFF_DESC_AMSDU_3(tx_bd_desc, 0);
638         /* Clear all status */
639         CLEAR_PCI_TX_DESC_CONTENT(desc, TX_DESC_SIZE);
640
641         if (rtlpriv->rtlhal.earlymode_enable) {
642                 if (queue_index < BEACON_QUEUE) {
643                         /* This if needs braces */
644                         SET_TX_BUFF_DESC_LEN_0(tx_bd_desc, desc_size + 8);
645                 } else {
646                         SET_TX_BUFF_DESC_LEN_0(tx_bd_desc, desc_size);
647                 }
648         } else {
649                 SET_TX_BUFF_DESC_LEN_0(tx_bd_desc, desc_size);
650         }
651         SET_TX_BUFF_DESC_PSB(tx_bd_desc, psblen);
652         SET_TX_BUFF_DESC_ADDR_LOW_0(tx_bd_desc,
653                                     rtlpci->tx_ring[queue_index].dma +
654                                     (current_bd_desc * TX_DESC_SIZE));
655
656         SET_TXBUFFER_DESC_LEN_WITH_OFFSET(tx_bd_desc, 1, pkt_len);
657         /* don't using extendsion mode. */
658         SET_TXBUFFER_DESC_AMSDU_WITH_OFFSET(tx_bd_desc, 1, 0);
659         SET_TXBUFFER_DESC_ADD_LOW_WITH_OFFSET(tx_bd_desc, 1, addr);
660
661         SET_TX_DESC_PKT_SIZE(desc, (u16)(pkt_len));
662         SET_TX_DESC_TX_BUFFER_SIZE(desc, (u16)(pkt_len));
663 }
664
665 void rtl92ee_tx_fill_desc(struct ieee80211_hw *hw,
666                           struct ieee80211_hdr *hdr, u8 *pdesc_tx,
667                           u8 *pbd_desc_tx,
668                           struct ieee80211_tx_info *info,
669                           struct ieee80211_sta *sta,
670                           struct sk_buff *skb,
671                           u8 hw_queue, struct rtl_tcb_desc *ptcb_desc)
672 {
673         struct rtl_priv *rtlpriv = rtl_priv(hw);
674         struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
675         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
676         struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
677         u8 *pdesc = (u8 *)pdesc_tx;
678         u16 seq_number;
679         __le16 fc = hdr->frame_control;
680         unsigned int buf_len = 0;
681         u8 fw_qsel = _rtl92ee_map_hwqueue_to_fwqueue(skb, hw_queue);
682         bool firstseg = ((hdr->seq_ctrl &
683                             cpu_to_le16(IEEE80211_SCTL_FRAG)) == 0);
684         bool lastseg = ((hdr->frame_control &
685                            cpu_to_le16(IEEE80211_FCTL_MOREFRAGS)) == 0);
686         dma_addr_t mapping;
687         u8 bw_40 = 0;
688         u8 short_gi = 0;
689
690         if (mac->opmode == NL80211_IFTYPE_STATION) {
691                 bw_40 = mac->bw_40;
692         } else if (mac->opmode == NL80211_IFTYPE_AP ||
693                    mac->opmode == NL80211_IFTYPE_ADHOC) {
694                 if (sta)
695                         bw_40 = sta->ht_cap.cap &
696                                 IEEE80211_HT_CAP_SUP_WIDTH_20_40;
697         }
698         seq_number = (le16_to_cpu(hdr->seq_ctrl) & IEEE80211_SCTL_SEQ) >> 4;
699         rtl_get_tcb_desc(hw, info, sta, skb, ptcb_desc);
700         /* reserve 8 byte for AMPDU early mode */
701         if (rtlhal->earlymode_enable) {
702                 skb_push(skb, EM_HDR_LEN);
703                 memset(skb->data, 0, EM_HDR_LEN);
704         }
705         buf_len = skb->len;
706         mapping = pci_map_single(rtlpci->pdev, skb->data, skb->len,
707                                  PCI_DMA_TODEVICE);
708         if (pci_dma_mapping_error(rtlpci->pdev, mapping)) {
709                 RT_TRACE(rtlpriv, COMP_SEND, DBG_TRACE,
710                          "DMA mapping error");
711                 return;
712         }
713
714         if (pbd_desc_tx != NULL)
715                 rtl92ee_pre_fill_tx_bd_desc(hw, pbd_desc_tx, pdesc, hw_queue,
716                                             skb, mapping);
717
718         if (ieee80211_is_nullfunc(fc) || ieee80211_is_ctl(fc)) {
719                 firstseg = true;
720                 lastseg = true;
721         }
722         if (firstseg) {
723                 if (rtlhal->earlymode_enable) {
724                         SET_TX_DESC_PKT_OFFSET(pdesc, 1);
725                         SET_TX_DESC_OFFSET(pdesc,
726                                            USB_HWDESC_HEADER_LEN + EM_HDR_LEN);
727                         if (ptcb_desc->empkt_num) {
728                                 RT_TRACE(rtlpriv, COMP_SEND, DBG_TRACE,
729                                          "Insert 8 byte.pTcb->EMPktNum:%d\n",
730                                           ptcb_desc->empkt_num);
731                                 _rtl92ee_insert_emcontent(ptcb_desc,
732                                                           (u8 *)(skb->data));
733                         }
734                 } else {
735                         SET_TX_DESC_OFFSET(pdesc, USB_HWDESC_HEADER_LEN);
736                 }
737
738                 SET_TX_DESC_TX_RATE(pdesc, ptcb_desc->hw_rate);
739
740                 if (ieee80211_is_mgmt(fc)) {
741                         ptcb_desc->use_driver_rate = true;
742                 } else {
743                         if (rtlpriv->ra.is_special_data) {
744                                 ptcb_desc->use_driver_rate = true;
745                                 SET_TX_DESC_TX_RATE(pdesc, DESC_RATE11M);
746                         } else {
747                                 ptcb_desc->use_driver_rate = false;
748                         }
749                 }
750
751                 if (ptcb_desc->hw_rate > DESC_RATEMCS0)
752                         short_gi = (ptcb_desc->use_shortgi) ? 1 : 0;
753                 else
754                         short_gi = (ptcb_desc->use_shortpreamble) ? 1 : 0;
755
756                 if (info->flags & IEEE80211_TX_CTL_AMPDU) {
757                         SET_TX_DESC_AGG_ENABLE(pdesc, 1);
758                         SET_TX_DESC_MAX_AGG_NUM(pdesc, 0x14);
759                 }
760                 SET_TX_DESC_SEQ(pdesc, seq_number);
761                 SET_TX_DESC_RTS_ENABLE(pdesc,
762                                        ((ptcb_desc->rts_enable &&
763                                          !ptcb_desc->cts_enable) ? 1 : 0));
764                 SET_TX_DESC_HW_RTS_ENABLE(pdesc, 0);
765                 SET_TX_DESC_CTS2SELF(pdesc,
766                                      ((ptcb_desc->cts_enable) ? 1 : 0));
767
768                 SET_TX_DESC_RTS_RATE(pdesc, ptcb_desc->rts_rate);
769                 SET_TX_DESC_RTS_SC(pdesc, ptcb_desc->rts_sc);
770                 SET_TX_DESC_RTS_SHORT(pdesc,
771                                 ((ptcb_desc->rts_rate <= DESC_RATE54M) ?
772                                  (ptcb_desc->rts_use_shortpreamble ? 1 : 0) :
773                                  (ptcb_desc->rts_use_shortgi ? 1 : 0)));
774
775                 if (ptcb_desc->tx_enable_sw_calc_duration)
776                         SET_TX_DESC_NAV_USE_HDR(pdesc, 1);
777
778                 if (bw_40) {
779                         if (ptcb_desc->packet_bw == HT_CHANNEL_WIDTH_20_40) {
780                                 SET_TX_DESC_DATA_BW(pdesc, 1);
781                                 SET_TX_DESC_TX_SUB_CARRIER(pdesc, 3);
782                         } else {
783                                 SET_TX_DESC_DATA_BW(pdesc, 0);
784                                 SET_TX_DESC_TX_SUB_CARRIER(pdesc,
785                                                            mac->cur_40_prime_sc);
786                         }
787                 } else {
788                         SET_TX_DESC_DATA_BW(pdesc, 0);
789                         SET_TX_DESC_TX_SUB_CARRIER(pdesc, 0);
790                 }
791
792                 SET_TX_DESC_LINIP(pdesc, 0);
793                 if (sta) {
794                         u8 ampdu_density = sta->ht_cap.ampdu_density;
795
796                         SET_TX_DESC_AMPDU_DENSITY(pdesc, ampdu_density);
797                 }
798                 if (info->control.hw_key) {
799                         struct ieee80211_key_conf *key = info->control.hw_key;
800
801                         switch (key->cipher) {
802                         case WLAN_CIPHER_SUITE_WEP40:
803                         case WLAN_CIPHER_SUITE_WEP104:
804                         case WLAN_CIPHER_SUITE_TKIP:
805                                 SET_TX_DESC_SEC_TYPE(pdesc, 0x1);
806                                 break;
807                         case WLAN_CIPHER_SUITE_CCMP:
808                                 SET_TX_DESC_SEC_TYPE(pdesc, 0x3);
809                                 break;
810                         default:
811                                 SET_TX_DESC_SEC_TYPE(pdesc, 0x0);
812                                 break;
813                         }
814                 }
815
816                 SET_TX_DESC_QUEUE_SEL(pdesc, fw_qsel);
817                 SET_TX_DESC_DATA_RATE_FB_LIMIT(pdesc, 0x1F);
818                 SET_TX_DESC_RTS_RATE_FB_LIMIT(pdesc, 0xF);
819                 SET_TX_DESC_DISABLE_FB(pdesc,
820                                        ptcb_desc->disable_ratefallback ? 1 : 0);
821                 SET_TX_DESC_USE_RATE(pdesc, ptcb_desc->use_driver_rate ? 1 : 0);
822
823                 /*SET_TX_DESC_PWR_STATUS(pdesc, pwr_status);*/
824                 /* Set TxRate and RTSRate in TxDesc  */
825                 /* This prevent Tx initial rate of new-coming packets */
826                 /* from being overwritten by retried  packet rate.*/
827                 if (!ptcb_desc->use_driver_rate) {
828                         /*SET_TX_DESC_RTS_RATE(pdesc, 0x08); */
829                         /* SET_TX_DESC_TX_RATE(pdesc, 0x0b); */
830                 }
831                 if (ieee80211_is_data_qos(fc)) {
832                         if (mac->rdg_en) {
833                                 RT_TRACE(rtlpriv, COMP_SEND, DBG_TRACE,
834                                          "Enable RDG function.\n");
835                                 SET_TX_DESC_RDG_ENABLE(pdesc, 1);
836                                 SET_TX_DESC_HTC(pdesc, 1);
837                         }
838                 }
839         }
840
841         SET_TX_DESC_FIRST_SEG(pdesc, (firstseg ? 1 : 0));
842         SET_TX_DESC_LAST_SEG(pdesc, (lastseg ? 1 : 0));
843         SET_TX_DESC_TX_BUFFER_ADDRESS(pdesc, mapping);
844         if (rtlpriv->dm.useramask) {
845                 SET_TX_DESC_RATE_ID(pdesc, ptcb_desc->ratr_index);
846                 SET_TX_DESC_MACID(pdesc, ptcb_desc->mac_id);
847         } else {
848                 SET_TX_DESC_RATE_ID(pdesc, 0xC + ptcb_desc->ratr_index);
849                 SET_TX_DESC_MACID(pdesc, ptcb_desc->ratr_index);
850         }
851
852         SET_TX_DESC_MORE_FRAG(pdesc, (lastseg ? 0 : 1));
853         if (is_multicast_ether_addr(ieee80211_get_DA(hdr)) ||
854             is_broadcast_ether_addr(ieee80211_get_DA(hdr))) {
855                 SET_TX_DESC_BMC(pdesc, 1);
856         }
857         RT_TRACE(rtlpriv, COMP_SEND, DBG_TRACE, "\n");
858 }
859
860 void rtl92ee_tx_fill_cmddesc(struct ieee80211_hw *hw,
861                              u8 *pdesc, bool firstseg,
862                              bool lastseg, struct sk_buff *skb)
863 {
864         struct rtl_priv *rtlpriv = rtl_priv(hw);
865         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
866         u8 fw_queue = QSLT_BEACON;
867         dma_addr_t mapping = pci_map_single(rtlpci->pdev,
868                                             skb->data, skb->len,
869                                             PCI_DMA_TODEVICE);
870         u8 txdesc_len = 40;
871
872         if (pci_dma_mapping_error(rtlpci->pdev, mapping)) {
873                 RT_TRACE(rtlpriv, COMP_SEND, DBG_TRACE,
874                          "DMA mapping error");
875                 return;
876         }
877         CLEAR_PCI_TX_DESC_CONTENT(pdesc, txdesc_len);
878
879         if (firstseg)
880                 SET_TX_DESC_OFFSET(pdesc, txdesc_len);
881
882         SET_TX_DESC_TX_RATE(pdesc, DESC_RATE1M);
883
884         SET_TX_DESC_SEQ(pdesc, 0);
885
886         SET_TX_DESC_LINIP(pdesc, 0);
887
888         SET_TX_DESC_QUEUE_SEL(pdesc, fw_queue);
889
890         SET_TX_DESC_FIRST_SEG(pdesc, 1);
891         SET_TX_DESC_LAST_SEG(pdesc, 1);
892
893         SET_TX_DESC_TX_BUFFER_SIZE(pdesc, (u16)(skb->len));
894
895         SET_TX_DESC_TX_BUFFER_ADDRESS(pdesc, mapping);
896
897         SET_TX_DESC_RATE_ID(pdesc, 7);
898         SET_TX_DESC_MACID(pdesc, 0);
899
900         SET_TX_DESC_OWN(pdesc, 1);
901
902         SET_TX_DESC_PKT_SIZE((u8 *)pdesc, (u16)(skb->len));
903
904         SET_TX_DESC_FIRST_SEG(pdesc, 1);
905         SET_TX_DESC_LAST_SEG(pdesc, 1);
906
907         SET_TX_DESC_OFFSET(pdesc, 40);
908
909         SET_TX_DESC_USE_RATE(pdesc, 1);
910
911         RT_PRINT_DATA(rtlpriv, COMP_CMD, DBG_LOUD,
912                       "H2C Tx Cmd Content\n", pdesc, txdesc_len);
913 }
914
915 void rtl92ee_set_desc(struct ieee80211_hw *hw, u8 *pdesc, bool istx,
916                       u8 desc_name, u8 *val)
917 {
918         struct rtl_priv *rtlpriv = rtl_priv(hw);
919         u16 cur_tx_rp = 0;
920         u16 cur_tx_wp = 0;
921         static u16 last_txw_point;
922         static bool over_run;
923         u32 tmp = 0;
924         u8 q_idx = *val;
925
926         if (istx) {
927                 switch (desc_name) {
928                 case HW_DESC_TX_NEXTDESC_ADDR:
929                         SET_TX_DESC_NEXT_DESC_ADDRESS(pdesc, *(u32 *)val);
930                         break;
931                 case HW_DESC_OWN:{
932                         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
933                         struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[q_idx];
934                         u16 max_tx_desc = ring->entries;
935
936                         if (q_idx == BEACON_QUEUE) {
937                                 ring->cur_tx_wp = 0;
938                                 ring->cur_tx_rp = 0;
939                                 SET_TX_BUFF_DESC_OWN(pdesc, 1);
940                                 return;
941                         }
942
943                         ring->cur_tx_wp = ((ring->cur_tx_wp + 1) % max_tx_desc);
944
945                         if (over_run) {
946                                 ring->cur_tx_wp = 0;
947                                 over_run = false;
948                         }
949                         if (ring->avl_desc > 1) {
950                                 ring->avl_desc--;
951
952                                 rtl_write_word(rtlpriv,
953                                                get_desc_addr_fr_q_idx(q_idx),
954                                                ring->cur_tx_wp);
955
956                                 if (q_idx == 1)
957                                         last_txw_point = cur_tx_wp;
958                         }
959
960                         if (ring->avl_desc < (max_tx_desc - 15)) {
961                                 u16 point_diff = 0;
962
963                                 tmp =
964                                   rtl_read_dword(rtlpriv,
965                                                  get_desc_addr_fr_q_idx(q_idx));
966                                 cur_tx_rp = (u16)((tmp >> 16) & 0x0fff);
967                                 cur_tx_wp = (u16)(tmp & 0x0fff);
968
969                                 ring->cur_tx_wp = cur_tx_wp;
970                                 ring->cur_tx_rp = cur_tx_rp;
971                                 point_diff = ((cur_tx_rp > cur_tx_wp) ?
972                                               (cur_tx_rp - cur_tx_wp) :
973                                               (TX_DESC_NUM_92E - 1 -
974                                                cur_tx_wp + cur_tx_rp));
975
976                                 ring->avl_desc = point_diff;
977                         }
978                 }
979                 break;
980                 }
981         } else {
982                 switch (desc_name) {
983                 case HW_DESC_RX_PREPARE:
984                         SET_RX_BUFFER_DESC_LS(pdesc, 0);
985                         SET_RX_BUFFER_DESC_FS(pdesc, 0);
986                         SET_RX_BUFFER_DESC_TOTAL_LENGTH(pdesc, 0);
987
988                         SET_RX_BUFFER_DESC_DATA_LENGTH(pdesc,
989                                                        MAX_RECEIVE_BUFFER_SIZE +
990                                                        RX_DESC_SIZE);
991
992                         SET_RX_BUFFER_PHYSICAL_LOW(pdesc, *(u32 *)val);
993                         break;
994                 case HW_DESC_RXERO:
995                         SET_RX_DESC_EOR(pdesc, 1);
996                         break;
997                 default:
998                         RT_ASSERT(false,
999                                   "ERR rxdesc :%d not process\n", desc_name);
1000                         break;
1001                 }
1002         }
1003 }
1004
1005 u32 rtl92ee_get_desc(u8 *pdesc, bool istx, u8 desc_name)
1006 {
1007         u32 ret = 0;
1008
1009         if (istx) {
1010                 switch (desc_name) {
1011                 case HW_DESC_OWN:
1012                         ret = GET_TX_DESC_OWN(pdesc);
1013                         break;
1014                 case HW_DESC_TXBUFF_ADDR:
1015                         ret = GET_TXBUFFER_DESC_ADDR_LOW(pdesc, 1);
1016                         break;
1017                 default:
1018                         RT_ASSERT(false,
1019                                   "ERR txdesc :%d not process\n", desc_name);
1020                         break;
1021                 }
1022         } else {
1023                 switch (desc_name) {
1024                 case HW_DESC_OWN:
1025                         ret = GET_RX_DESC_OWN(pdesc);
1026                         break;
1027                 case HW_DESC_RXPKT_LEN:
1028                         ret = GET_RX_DESC_PKT_LEN(pdesc);
1029                         break;
1030                 case HW_DESC_RXBUFF_ADDR:
1031                         ret = GET_RX_DESC_BUFF_ADDR(pdesc);
1032                         break;
1033                 default:
1034                         RT_ASSERT(false,
1035                                   "ERR rxdesc :%d not process\n", desc_name);
1036                         break;
1037                 }
1038         }
1039         return ret;
1040 }
1041
1042 bool rtl92ee_is_tx_desc_closed(struct ieee80211_hw *hw, u8 hw_queue, u16 index)
1043 {
1044         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1045         struct rtl_priv *rtlpriv = rtl_priv(hw);
1046         u16 read_point, write_point, available_desc_num;
1047         bool ret = false;
1048         static u8 stop_report_cnt;
1049         struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
1050
1051         /*checking Read/Write Point each interrupt wastes CPU */
1052         if (stop_report_cnt > 15 || !rtlpriv->link_info.busytraffic) {
1053                 u16 point_diff = 0;
1054                 u16 cur_tx_rp, cur_tx_wp;
1055                 u32 tmpu32 = 0;
1056
1057                 tmpu32 =
1058                   rtl_read_dword(rtlpriv,
1059                                  get_desc_addr_fr_q_idx(hw_queue));
1060                 cur_tx_rp = (u16)((tmpu32 >> 16) & 0x0fff);
1061                 cur_tx_wp = (u16)(tmpu32 & 0x0fff);
1062
1063                 ring->cur_tx_wp = cur_tx_wp;
1064                 ring->cur_tx_rp = cur_tx_rp;
1065                 point_diff = ((cur_tx_rp > cur_tx_wp) ?
1066                               (cur_tx_rp - cur_tx_wp) :
1067                               (TX_DESC_NUM_92E - cur_tx_wp + cur_tx_rp));
1068
1069                 ring->avl_desc = point_diff;
1070         }
1071
1072         read_point = ring->cur_tx_rp;
1073         write_point = ring->cur_tx_wp;
1074         available_desc_num = ring->avl_desc;
1075
1076         if (write_point > read_point) {
1077                 if (index < write_point && index >= read_point)
1078                         ret = false;
1079                 else
1080                         ret = true;
1081         } else if (write_point < read_point) {
1082                 if (index > write_point && index < read_point)
1083                         ret = true;
1084                 else
1085                         ret = false;
1086         } else {
1087                 if (index != read_point)
1088                         ret = true;
1089         }
1090
1091         if (hw_queue == BEACON_QUEUE)
1092                 ret = true;
1093
1094         if (rtlpriv->rtlhal.driver_is_goingto_unload ||
1095             rtlpriv->psc.rfoff_reason > RF_CHANGE_BY_PS)
1096                 ret = true;
1097
1098         if (hw_queue < BEACON_QUEUE) {
1099                 if (!ret)
1100                         stop_report_cnt++;
1101                 else
1102                         stop_report_cnt = 0;
1103         }
1104
1105         return ret;
1106 }
1107
1108 void rtl92ee_tx_polling(struct ieee80211_hw *hw, u8 hw_queue)
1109 {
1110 }
1111
1112 u32 rtl92ee_rx_command_packet(struct ieee80211_hw *hw,
1113                               struct rtl_stats status,
1114                               struct sk_buff *skb)
1115 {
1116         u32 result = 0;
1117         struct rtl_priv *rtlpriv = rtl_priv(hw);
1118
1119         switch (status.packet_report_type) {
1120         case NORMAL_RX:
1121                 result = 0;
1122                 break;
1123         case C2H_PACKET:
1124                 rtl92ee_c2h_packet_handler(hw, skb->data, (u8)skb->len);
1125                 result = 1;
1126                 break;
1127         default:
1128                 RT_TRACE(rtlpriv, COMP_RECV, DBG_TRACE,
1129                          "Unknown packet type %d\n", status.packet_report_type);
1130                 break;
1131         }
1132
1133         return result;
1134 }